CLREF CLAMP SV SR AGND1 AV DD1

**PFB PACKAGE** (TOP VIEW)

à

48 47 46 45 44 43 42 41 40 39 38 37

TLV986CPFB

13 14 15 16 17 18 19 20 21 22 23 24

DIV<sub>DD</sub> DIGND

AV DD3 AGND3 DAC01 DAC02

D6 D7 D8 D9

VSS AVDD5 RPD RMD

RBD AGND5

SLAS228 - JULY 1999

BLKG

TPM

🕇 AGND4

STBY

RESET

SDIN

T SCLK

ADCCLK

OBCLP

П ТРР

36

35

34

33

32

31

30

29 h CS

28

27

26

25

DACT <u>OE</u>

П

- 10-bit, 12.5 MSPS, A/D Converter
- Single 3 V Supply Operation
- Low Power: 140 mW Typical at 3-V, 2 mW **Power-Down Mode**
- Full Channel Differential Nonlinearity Error: <±0.5 LSB Typical
- Full Channel Integral Nonlinearity Error: <±1 LSB Typical
- Programmable Gain Amplifier (PGA) With 0 dB to 36 dB Gain Range (0.1 dB/Step)
- Automatic or Programmable Black Level and Offset Calibration
- Additional DACs for External Analog Setting
- Serial Interface for Register Configuration
- Internal Reference Voltages
- 48-pin TQFP Package

### applications

- PC Camera
- **Digital Still Camera**
- **Digital Video Camera**

#### description

The TLV986 is a highly integrated monolithic analog signal processor/digitizer designed to interface the area charge-coupled device (CCD) sensors in digital camera applications. The TLV986 performs all the analog processing functions necessary to maximize the dynamic range, corrects various errors associated with the CCD sensor, and then digitizes the results with an on-chip high-speed analog-to-digital converter (ADC). The key components of the TLV986 include: input clamp circuitry and a correlated double sampler (CDS), a programmable gain amplifier (PGA) with 0 to 36 dB gain range, two internal digital-to-analog converters (DAC) for automatic or programmable optical black level and offset calibration, a 10-bit, 12.5 MSPS pipeline ADC, a parallel data port for easy microprocessor interface, a serial port for configuring internal control registers, two additional DACs for external system control, and internal reference voltages.

DIN [

PIN Π

AV<sub>DD2</sub> L

AGND2 4

DGND 5

DV<sub>DD</sub> 6

D0 17

D1 **Π**8

D2 19

D3 10

D4 🗍 11

D5 12

2

3

Designed in advanced CMOS process, the TLV986 operates from a single 3-V power supply with a normal power consumption of 140 mW and a 2 mW power-down mode.

Single 3-V operation, low power consumption, and fully integrated analog processing circuitry make the TLV986 an ideal CCD sensor interfacing solution for the digital camera applications.

The part is available in a 48-pin TQFP package and is specified over  $0^{\circ}$ C to  $70^{\circ}$ C operating temperature range.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters



Copyright © 1999, Texas Instruments Incorporated

SLAS228 - JULY 1999

AVAILABLE OPTIONS

| T            | PACKAGED DEVICES |
|--------------|------------------|
| A'           | TQFP (PFB)       |
| -0°C to 70°C | TLV986CPFB       |

### functional block diagram





SLAS228 - JULY 1999

## **Terminal Functions**

| TERMINAL          |      |     |                                                                                         |
|-------------------|------|-----|-----------------------------------------------------------------------------------------|
| NAME              | NO.  | 1/0 | DESCRIPTION                                                                             |
| ADCCLK            | 25   | 1   | ADC clock input                                                                         |
| AGND1             | 44   |     | Analog ground for internal CDS circuits                                                 |
| AGND2             | 4    |     | Analog ground for internal PGA circuits                                                 |
| AGND3             | 20   |     | Analog ground for internal DAC circuits                                                 |
| AGND4             | 32   |     | Analog ground for internal ADC circuits                                                 |
| AGND5             | 37   |     | Analog ground for internal REF circuits                                                 |
| AVDD1             | 43   | 1   | Analog supply voltage for internal CDS circuits, 3 V                                    |
| AV <sub>DD2</sub> | 3    |     | Analog supply voltage for internal PGA circuits, 3 V                                    |
| AV <sub>DD3</sub> | 19   | 1   | Analog supply voltage for internal DAC circuits, 3 V                                    |
| AV <sub>DD4</sub> | 33   |     | Analog supply voltage for internal ADC circuits, 3 V                                    |
| AV <sub>DD5</sub> | 41   | 1   | Analog supply voltage for internal ADC circuits, 3 V                                    |
| BLKG              | 36   |     | Control input. The CDS operation is disabled when the BLKG is pulled low.               |
| CLAMP             | 47   | 1   | CCD signal clamp control input                                                          |
| CLREF             | 48   | 0   | Clamp reference voltage output                                                          |
| CS                | 28   | 1   | Chip Select. A logic low on this input enables the TLV986.                              |
| D0-D9             | 7-16 | 0   | 10-bit 3-state ADC output data or offset DACs test data                                 |
| DACO1             | 21   | 0   | Digital-to-analog converter output1                                                     |
| DACO2             | 22   | 0   | Digital-to-analog converter output2                                                     |
| DACT              | 23   | 0   | MUXed test output for internal offset DACs                                              |
| DGND              | 5    |     | Digital ground                                                                          |
| DIGND             | 18   |     | Digital interface circuit ground                                                        |
| DIN               | 1    | 1   | Input signal from CCD                                                                   |
| DIV <sub>DD</sub> | 17   |     | Digital interface circuit supply voltage, 1.8 V – 4.4 V                                 |
| DVDD              | 6    |     | Digital supply voltage, 3-V                                                             |
| OBCLP             | 31   | I   | Optical black level and offset calibration control input, active low                    |
| OE                | 24   | 1   | Output data enable, active low                                                          |
| PIN               | 2    | 1   | Input signal from CCD                                                                   |
| RESET             | 29   | I   | Hardware reset input, active low. This signal forces a reset of all internal registers. |
| RBD               | 38   | 0   | Internal bandgap reference for external decoupling                                      |
| RMD               | 39   | 0   | Ref- output for external decoupling                                                     |
| RPD               | 40   | 0   | Ref+ output for external decoupling                                                     |
| SCLK              | 26   | I   | Serial clock input. This clock synchronizes the serial data transfer.                   |
| SDIN              | 27   | I   | Serial data input to configure the internal registers                                   |
| SR                | 45   | I   | CCD reference level sample clock input                                                  |
| STBY              | 30   | I   | Hardware power-down control input, active low                                           |
| SV                | 46   | I   | CCD signal level sample clock input                                                     |
| TPM               | 34   | 0   | Muxed test output: PGA noninverting output or inverted PGA clock                        |
| TPP               | 35   | 0   | Muxed test output: PGA inverting output or inverted CDS clock                           |
| V <sub>SS</sub>   | 42   |     | Silicon substrate, normally connected to analog ground                                  |

#### SLAS228 - JULY 1999

### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| Supply voltage, AV <sub>DD</sub> , DV <sub>DD</sub> , DIV <sub>DD</sub> |       |
|-------------------------------------------------------------------------|-------|
| Analog input voltage range       Digital input voltage range            |       |
| Operating virtual junction temperature range, T <sub>1</sub>            |       |
| Operating free-air temperature range, TA                                |       |
| Storage temperature range, T <sub>STG</sub>                             |       |
| Lead temperature 1,6 mm (1/16 in) from case for 10 seconds              | 260°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### recommended operating conditions

#### power supplies

|                                                     | MIN | NOM | MAX | UNIT |
|-----------------------------------------------------|-----|-----|-----|------|
| Analog supply voltage, AV <sub>DD</sub>             | 2.7 | 3   | 3.3 | V    |
| Digital supply voltage, DV <sub>DD</sub>            | 2.7 | 3   | 3.3 | V    |
| Digital interface supply voltage, DIV <sub>DD</sub> | 1.8 |     | 4.4 | V    |

#### digital inputs

|                                             |                         | MIN                  | NOM | MAX                  | UNIT |
|---------------------------------------------|-------------------------|----------------------|-----|----------------------|------|
| High–level input voltage, VIH               | DIV <sub>DD</sub> = 3 V | 0.8DIV <sub>DD</sub> |     |                      | V    |
| Low-level input voltage, VIL                | DIV <sub>DD</sub> = 3 V |                      |     | 0.2DIV <sub>DD</sub> | V    |
| Input ADCCLK frequency                      | DV <sub>DD</sub> = 3 V  |                      |     | 12.5                 | MHz  |
| ADCCLK pulse duration, clock high, tw(MCLK) | DV <sub>DD</sub> = 3 V  | 40                   |     |                      | ns   |
| ADCCLK pulse duration, clock low, tw(MCLKL) | DV <sub>DD</sub> = 3 V  | 40                   |     |                      | ns   |
| Input SCLK frequency                        | DV <sub>DD</sub> = 3 V  |                      |     | 40                   | MHz  |
| SCLK pulse duration, clock high, tw(SCLKH)  | DV <sub>DD</sub> = 3 V  | 12.5                 |     |                      | ns   |
| SCLK pulse duration, clock low, tw(SCLKL)   | DV <sub>DD</sub> = 3 V  | 12.5                 |     |                      | ns   |



### electrical characteristics over recommended operating free-air temperature range, T<sub>A</sub> = 25°C, AV<sub>DD</sub> = DV<sub>DD</sub> = 3 V, ADCCLK = 12.5 MHz (unlessotherwise noted)

#### total device

|     | PARAMETER                              | TEST CONDITIONS                     | MIN     | TYP  | MAX | UNIT          |
|-----|----------------------------------------|-------------------------------------|---------|------|-----|---------------|
|     | AV <sub>DD</sub> operating current     |                                     |         | 41   |     | mA            |
|     | DV <sub>DD</sub> operation current     |                                     |         | 6    |     | mA            |
|     | Device power consumption               |                                     |         | 140  |     | mW            |
|     | Power consumption in power-down mode   |                                     |         | 2    |     | mW            |
| INL | Full channel integral nonlinearity     |                                     |         | ±1   | ±2  | LSB           |
| DNL | Full channel differential nonlinearity | $AV_{DD} = DV_{DD} = 2.7 V - 3.3 V$ | -1      | ±0.5 | 1.5 | LSB           |
|     | No missing code                        |                                     | Assured |      |     |               |
|     | Full channel output latency            |                                     | 4.5     |      |     | CLK<br>cycles |

#### analog-to-digital converter (ADC)

| PARAMETER             | TEST CONDITIONS | MIN | TYP | MAX  | UNIT |
|-----------------------|-----------------|-----|-----|------|------|
| ADC resolution        |                 |     |     | 10   | Bits |
| Full scale input span |                 |     | 2   |      | Vp-p |
| Conversion rate       |                 |     |     | 12.5 | MHz  |

#### correlated double sampler (CDS) and programmable gain amplifier (PGA)

| PARAMETER                       | TEST CONDITIONS              | MIN | TYP | MAX  | UNIT |
|---------------------------------|------------------------------|-----|-----|------|------|
| CDS and PGA sample rate         |                              |     |     | 12.5 | MHz  |
| CDS full scale input span       | Single-ended input           |     |     | 1    | V    |
| Input capacitance of CDS        |                              |     | 4   |      | pF   |
| Minimum PGA gain                |                              |     | 0   | 1    | dB   |
| Maximum PGA gain                |                              | 35  | 36  | 37   | dB   |
| PGA gain resolution             |                              |     | 0.1 |      | dB   |
| PGA programming code resolution | 8-bit monotonic gain control |     | 9   |      | Bits |

#### internal digital-to-analog converters (DAC) for offset correction

|     | PARAMETER                 | TEST CONDITIONS | MIN | TYP  | MAX  | UNIT |
|-----|---------------------------|-----------------|-----|------|------|------|
|     | DAC resolution            |                 |     |      | 8    | Bits |
| INL | Integral nonlinearity     |                 |     | ±0.5 | ±1.2 | LSB  |
| DNL | Differential nonlinearity |                 |     | ±0.5 | ±0.9 | LSB  |
|     | Output settling time      | To 1% accuracy  |     | 80   |      | ns   |

#### user digital-to-analog converters (DAC)

|     | PARAMETER                 | TEST CONDITIONS                      | MIN | TYP  | MAX  | UNIT |
|-----|---------------------------|--------------------------------------|-----|------|------|------|
|     | DAC resolution            |                                      |     |      | 8    | Bits |
| INL | Integral nonlinearity     |                                      |     | ±0.5 | ±1.2 | LSB  |
| DNL | Differential nonlinearity |                                      |     | ±0.6 | ±0.9 | LSB  |
|     | Output voltage range      |                                      | 0   |      | 3    | V    |
|     | Output settling time      | 10 pF external load. Settle to 1 mV. |     | 4    |      | μs   |



SLAS228 - JULY 1999

### electrical characteristics over recommended operating free-air temperature range, $T_A = 25^{\circ}C$ , $AV_{DD} = DV_{DD} = 3 V$ , ADCCLK = 12.5 MHz (unlessotherwise noted) (continued)

#### reference voltages

| PARAMETER                          | TEST CONDITIONS      | MIN  | TYP  | MAX  | UNIT   |
|------------------------------------|----------------------|------|------|------|--------|
| Internal bandgap voltage reference |                      | 1.43 | 1.50 | 1.58 | V      |
| Temperature coefficient            |                      |      | 100  |      | ppm/°C |
| ADC Reference+                     | Externally decoupled | 1.8  | 2    | 2.2  | V      |
| ADC Reference-                     |                      | 0.9  | 1    | 1.1  | V      |

### digital specifications

### logic inputs

|                 | PARAMETER                | TEST CONDITIONS         | MIN | TYP | MAX | UNIT |
|-----------------|--------------------------|-------------------------|-----|-----|-----|------|
| Ιн              | High-level input current | DIV <sub>DD</sub> = 3 V | -10 |     | 10  | μΑ   |
| ١ <sub>IL</sub> | Low-level input current  |                         | -10 |     | 10  | μA   |
| Ci              | Input capacitance        |                         |     | 5   |     | pF   |

### logic outputs

|     | PARAMETER                           | TEST CO                  | NDITIONS         | MIN | TYP                    | MAX | UNIT |
|-----|-------------------------------------|--------------------------|------------------|-----|------------------------|-----|------|
| VOH | High-level output voltage           | I <sub>OH</sub> = 50 μA, | $DIV_{DD} = 3 V$ |     | DIV <sub>DD</sub> -0.4 |     | V    |
| VOL | Low-level output voltage            | I <sub>OL</sub> = 50 μA, | $DIV_{DD} = 3 V$ |     | 0.4                    |     | V    |
| IOZ | High-impedance-state output current |                          |                  | -10 |                        | 10  | μA   |
| CO  | Output capacitance                  |                          |                  |     | 5                      |     | pF   |

### key timing requirements

|                    | PARAMETER                                | TEST CONDITIONS                                    | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------------|----------------------------------------------------|-----|-----|-----|------|
| <sup>t</sup> (SRW) | SR pulse width                           | Measured at 50% of pulse height                    | 10  |     |     | ns   |
| t(SVW)             | SV pulse width                           | measured at 50% of pulse neight                    | 10  |     |     | ns   |
| t(OBS)             | OBCLP falling edge to ADCCLK rising edge | Minimum 0.25 $\times$ one ADCCLK cycle             |     |     |     |      |
| t(OBE)             | ADCCLK falling edge to OBCLP rising edge | Not critical, but should not exceed $2^{N}$ pixels |     |     |     |      |
| t(OD)              | ADCCLK to output data delay              |                                                    | 4   |     | 9   | ns   |
| <sup>t</sup> (CSF) | CS falling edge to SCLK rising edge      |                                                    | 0   |     |     | ns   |
| <sup>t</sup> (CSR) | SCLK falling edge to CS rising edge      |                                                    | 5   |     |     | ns   |





SLAS228 - JULY 1999

### **TYPICAL CHARACTERISTICS**



Figure 1. System Operation Timing Diagram



Figure 2. Serial Interface Timing Diagram



SLAS228 - JULY 1999



APPLICATION INFORMATION

#### NOTES: A. All analog outputs should be buffered if the load is resistive If the load is capacitive with more than 2 pF loading.

- B. When using the TPP and TPM pins to test internal PGA, the AVDD supply voltage should be 3.3 V.
- C. Clock signals on the TPP and TPM terminals are inverted.
- D. Place these two capacitors as close to the device as possible.





SLAS228 - JULY 1999

### **REGISTER DEFINITION**

### serial input data format

| DI15 | DI | 14 | DI13 | DI12     | DI11        | DI10       | DI9       | DI8        | DI7        | DI6        | DI5        | DI4        | DI3         | DI2         | DI1       | DI0   |
|------|----|----|------|----------|-------------|------------|-----------|------------|------------|------------|------------|------------|-------------|-------------|-----------|-------|
| Х    | X  | (  | A3   | A2       | A1          | A0         | D9        | D8         | D7         | D6         | D5         | D4         | D3          | D2          | D1        | D0    |
| A3   | A2 | A1 | A0   |          |             |            |           |            |            |            | D9-D0      |            |             |             |           |       |
| 0    | 0  | 0  | 0    | Control  | register    |            |           |            |            |            | 10-bit da  | ta to be v | written int | o the sele  | ected reg | ister |
| 0    | 0  | 0  | 1    | PGA ga   | ain registe | ər         |           |            |            |            |            |            |             |             |           |       |
| 0    | 0  | 1  | 0    | User D   | AC1 regis   | ster       |           |            |            |            |            |            |             |             |           |       |
| 0    | 0  | 1  | 1    | User D   | AC2 regi    | ster       |           |            |            |            |            |            |             |             |           |       |
| 0    | 1  | 0  | 0    | Coarse   | offset D/   | ٩C         |           |            |            |            |            |            |             |             |           |       |
| 0    | 1  | 0  | 1    | Fine off | set DAC     |            |           |            |            |            |            |            |             |             |           |       |
| 0    | 1  | 1  | 0    | Digital  | Vb registe  | er (set re | ference c | ode leve   | at the A   | Dc outpu   | t during t | he optica  | I black in  | terval)     |           |       |
| 0    | 1  | 1  | 1    | Optical  | black reg   | gister (se | t the num | ber of bla | ack pixels | s per line | and num    | ber of the | e lines fo  | r digital a | veraging  | )     |
| 1    | 0  | 0  | 0    | Test reg | gister      |            |           |            |            |            |            |            |             |             |           |       |

### control register format

| D9   | D8   | D7   | D6  | D5  | D4 | D3 | D2 | D1   | D0   |
|------|------|------|-----|-----|----|----|----|------|------|
| STBY | PDD1 | PDD2 | ACD | AFD | Х  | Х  | Х  | RTOB | RTSY |

### control register description

| BIT   | NAME | DESCRIPTION                                                                                                                                                                                                                           |
|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D9    | STBY | Device power down control: 1 = standby, 0 = active (default)                                                                                                                                                                          |
| D8    | PDD1 | Power down the user DAC1: 1 = standby, 0 = active (default)                                                                                                                                                                           |
| D7    | PDD2 | Power down the user DAC2: 1 = standby, 0 = active (default)                                                                                                                                                                           |
| D6    | ACD  | Coarse offset DAC mode control:<br>0 = Auto calibration (default),<br>1 = Bypass auto calibration<br>Note: When D6 is set to 0, D5 must also be set to 0 (automode). Otherwise, the automode will be<br>disabled on both offset DACs. |
| D5    | AFD  | Fine offset DAC mode control:<br>0 = Auto calibration (default),<br>1 = Bypass auto calibration.<br>Note: D5 can be set to 0 with or without the D6 being set to 0.                                                                   |
| D4-D2 | Х    | Reserved                                                                                                                                                                                                                              |
| D1    | RTOB | Write 1 to this bit will reset calculated black-level results in the digital averager.                                                                                                                                                |
| D0    | RTSY | #Write 1 to this bit will rewet entire system to the default settings.                                                                                                                                                                |

### **PGA** register format

| D9 | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|----|------|------|------|------|------|------|------|------|------|
| Х  | BIT8 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |

Default PGA gain = X00000000 or 0 dB

## user DAC1 and DAC2 registers format

| D9 | D8 | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|----|----|------|------|------|------|------|------|------|------|
| S  | S  | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |

Default user DAC register value = XX0000000



SLAS228 - JULY 1999

### **REGISTER DEFINITION**

### coarse offset DAC register format

| D9 | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|----|------|------|------|------|------|------|------|------|------|
| Х  | SIGN | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |

### coarse offset DAC register description

| BIT   | NAME | DESCRIPTION                                                              |
|-------|------|--------------------------------------------------------------------------|
| D9    | Х    | Reserved                                                                 |
| D8    | SIGN | Coarse DAC sign bit, 0 = + sign (default), 1 = - sign                    |
| D7-D0 |      | Coarse DAC control data when the D6 in the control register is set at 1. |

Default coarse DAC register value = X00000000

### fine offset DAC register format

| D9 | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|----|------|------|------|------|------|------|------|------|------|
| Х  | SIGN | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |

### fine offset DAC register description

| BIT   | NAME | DESCRIPTION                                                            |
|-------|------|------------------------------------------------------------------------|
| D9    | Х    | Reserved                                                               |
| D8    | SIGN | Fine DAC sign bit, 0 = + sign (default), 1 = - sign                    |
| D7-D0 |      | Fine DAC control data when the D5 in the control register is set at 1. |

Default fine DAC register value = X00000000

### digital Vb (optical black level) register format

| D9   | D8   | D7   | D6   | D5   | D4   | D3   | D2   | D1   | D0   |
|------|------|------|------|------|------|------|------|------|------|
| BIT9 | BIT8 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 |

Default Vb register value = 40 hex



### **REGISTER DEFINITION**

## optical black calibration register format

| D9    | D8    | D7  | D6  | D5  | D4  | D3 | D2  | D1  | D0  |
|-------|-------|-----|-----|-----|-----|----|-----|-----|-----|
| OMUX1 | OMUX0 | LN4 | LN3 | LN2 | LN1 | MP | PN2 | PN1 | PN0 |

### optical black calibration register description

| BIT    | NAME         | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| D9, D8 | OMUX1, OMUX0 | These two bits multiplex digital output (data presented at D[9:0] pins):OMUX1OMUX000010101001010110011001100000000001000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000000                                                                                                                                                                          |  |  |  |  |
| D7-D4  | LN4-LN0      | Number of black lines for moving average = 2 <sup>L</sup> .<br>The L can be 0, 1, 2, 3, 4, 5, 6, 7, and 8. Or number of lines can be 1(default), 2, 4, 8, 16, 32, 64, 128, and 256.<br>The maximum number of lines is 256 even if L>8.                                                                                                                                                         |  |  |  |  |
| D3     | MP           | When this bit is 1, the number of black pixels to be averaged per line (2 <sup>N</sup> ) is multiplied by 3.<br>By setting the MP and PN2–PN0 bits together, the number of optical black pixels can be programmed to have the following numbers:<br>1, 2, 3 (1X3), 4, 6 (2×3), 8, 12 (4×3), 16, 24 (8×3), 32, 48 (16×3), 64, 96 (32×3), and 192 (64×3).<br>Default: MP = 0, no multiplication. |  |  |  |  |
| D2-D0  | PN2-PN0      | Number of black pixels per line to average = 2 <sup>N</sup><br>The N can be 0, 1, 2, 3, 4, 5, and 6. Or number of pixels per line can be 1, 2, 4, 8 (default), 16, 32, and 64.<br>The maximum number of pixels per line is 64 even if N>6.                                                                                                                                                     |  |  |  |  |

Default optical black calibration register value = 000000011



SLAS228 - JULY 1999

### **REGISTER DEFINITION**

### optical black calibration register format

| D9  | D8  | D7  | D6  | D5  | D4  | D3  | D2  | D1  | D0  |
|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|
| TB9 | TB8 | TB7 | TB6 | TB5 | TB4 | TB3 | TB2 | TB1 | TB0 |

Default test register value = 011000000

### test register description

| BIT    | NAME     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |
|--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| D9-D6  | TB9-TB6  | These four bits are used to program the internal dc bias current. The bias current programming uses following equation:                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|        |          | $I_{\text{bias}} = 8 \ \mu\text{A} + (\text{code}) \times 2 \ \mu\text{A}$                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
|        |          | Hence, $I_{bias}$ varies from 8 $\mu$ A (code=0000) to 38 $\mu$ A (code=1111), with a linear step of 2 $\mu$ A.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
|        |          | Recommend to set the code to 0101.                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| D5, D4 | TB5, TB4 | Test outputs (pin 34/35 – TPM/TPP) control:         TB5       TB4         0       0 or 1       High impedance outputs at pin TPP and TPM.         1       0       Inverted internal CDS clock at pin TPP.         Inverted internal PGA clock at pin TPM.       Inverted internal PGA clock at pin TPM.         1       1       PGA noninverting output at pin TPP.         PGA inverting output at pin TPM.       PGA |  |  |  |  |  |
| D3     | TB3      | <ul> <li>1 – use external reference, power down internal reference</li> <li>0 – use internal reference (default).</li> </ul>                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| D2     | TB2      | Reserved                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| D1, D0 | TB1, TB0 | Test output (pin 23 – DACT) control for offset DACs:TB1TB000 or 100 or 110DACT = fine offset DAC output at pin DACT11DACT = coarse offset DAC output at pin DACT                                                                                                                                                                                                                                                       |  |  |  |  |  |



## PRINCIPLES OF OPERATION

### **CDS/PGA** signal processor

The output from the CCD sensor is first fed to a correlated double sampler (CDS). The CCD signal is sampled and held during the reset reference interval and the video signal interval. By subtracting two resulting voltage levels, the CDS removes low frequency noise from the output of the CCD sensor and obtains the voltage difference between the CCD reference level and the video level of each pixel. Two sample/hold control pulses ( $\overline{SR}$  and  $\overline{SV}$ ) are required to perform the CDS function.

The CCD output is capacitively coupled to the TLV986. The ac coupling capacitor is clamped to establish proper dc bias during the dummy pixel interval by the CLAMP input. The bias at the input to the TLV986 is set to 1.2 V. Normally, the CLAMP is applied at sensor's line rate. Connect a capacitor with a value ten times larger than the input ac coupling capacitor between the CLREF terminal and the AGND.

When operating the TLV986 at its maximum speed, the CCD internal source resistance should be less than 50  $\Omega$ . Otherwise, the CCD output buffering is required.

The signal is sent to the PGA after the CDS function is complete. The PGA gain is adjustable from 0 to 36 dB by programming the internal gain register via the serial port. The PGA is digitally controlled with 9-bit resolution on a linear dB scale, resulting in a 0.09 dB gain step. The gain can be expressed by the following equation,

Gain = PGA code  $\times$  0.09375 dB

Where: PGA code has a range of 0 to 383

For example, If PGA code = 64, then the PGA Gain = 6 db (or gain of 2)

The TLV986 has direct access to the PGA outputs through the TPP terminal and the TPM terminal. See *Test Register Description* for details.

### ADC

The ADC employs a pipelined architecture to achieve high throughput and low power consumption. Fully differential implementation and digital error correction ensure 10-bit resolution.

The latency of the ADC data output is 4.5 ADCCLK cycles as shown in Figure 1. Pulling  $\overline{OE}$  (terminal 24) high puts the ADC output in high impedance.

#### user DACs

The TLV986 includes two user DACs that can be used for external analog settings. The output voltage of each DAC can be independently set and has a range of 0 V to the supply voltage with 8-bit resolution. When the user DACs are not in use in a camera system, they can be put in the standby mode by programming control bits in the control register.



SLAS228 – JULY 1999

## PRINCIPLES OF OPERATION

### internal timing

Operating the CDS requires signals  $\overline{SR}$  and  $\overline{SV}$  as previously explained. The user needs to synchronize the  $\overline{SR}$  and  $\overline{SV}$  clocks with the CCD signal waveform. The output of the ADC is read out to external circuitry by the ADCCLK signal that is also used internally to control both ADC and PGA operations. It is necessary that the positive half cycle of the ADCCLK signal always falls in between two adjacent  $\overline{SV}$  pulses as shown in Figure 1. The user can then fine tune the ADCCLK timing in relation to the CDS timing to achieve optimal performance.

The TLV986 has direct access to the CDS and PGA internal clocks through the TPP and TPM terminal. The TPP and TPM assist the user in timing alignment. See *Test Register Description* for details.

The CLAMP signal activates the input clamping and the OBCLP signal activates auto optical black and offset correction.

#### input blanking function

During some period of operation, large input transients may occur at the TLV986's input, saturating the input circuits and causing long recovery time. To prevent the circuit saturation, the TLV986 includes an input blanking function that blocks the input signals by disabling the CDS operation whenever the BLKG input is pulled low.

#### 3-wire serial interface

A simple 3-wire (SCLK, SDIN, and  $\overline{CS}$ ) serial interface is provided to allow writing to the internal registers of the TLV986. The serial clock SCLK can be run at a maximum speed of 40 MHz. The serial data SDIN is 16 bits long. After two leading null bits, there are four address bits for which internal register is to be updated; the following ten bits are the data to be written to the register. To enable the serial port, the  $\overline{CS}$  pin must be held low. The data transfer is initiated by the incoming SCLK after the  $\overline{CS}$  falls.

#### device reset

When the reset (terminal 29) is pulled low, all internal registers are set to their default values. The device also resets itself when it is first powered on. In addition, the TLV986 has a software-reset function that resets the device when writing a control bit to the control register. See *Register Definition* section for the register default values.

#### device reset

When the reset (terminal 29) is pulled low, all internal registers are set to their default values. The device also resets itself when it is first powered on. In addition, the TLV986 has a software-reset function that resets the device when writing a control bit to the control register. See *Register Definition* section for the register default values.

### power-down mode (standby)

The TLV986 has both hardware and software power–down modes. Pulling the STBY (terminal 30) low puts the device in the low-power standby mode. Total supply current drops to ~0.6 mA. Setting a power-down control bit in the control register can also activate the power-down mode. The user can still program all internal registers during the power-down mode.



### PRINCIPLES OF OPERATION

#### voltage references

An internal precision voltage reference of 1.5 V nominal is provided. This reference voltage is used to generate the ADC Ref– voltage of 1 V and Ref+ of 2 V. It also sets the clamp voltage. All internally-generated voltages are fixed values and cannot be adjusted.

#### power supply

The TLV986 has several power supply pins. Each major internal analog block has a dedicated AV<sub>DD</sub> supply terminal. All internal digital circuitry is powered by the DV<sub>DD</sub>. Both AV<sub>DD</sub> and DV<sub>DD</sub> are 3 V nominal.

The DIV<sub>DD</sub> and DIGND pins supply power to the output digital driver (D9–D0). The DIV<sub>DD</sub> is independent of the DV<sub>DD</sub> and can be operated from 1.8 V to 4.4 V. This allows the outputs to interface with digital ASICs requiring different supply voltages.

### grounding and decoupling

General practices apply to the PCB design to limit high frequency transients and noise that are fed back into the supply and reference lines. This requires that the supply and reference terminals be sufficiently bypassed. In the case of power supply decoupling. A 0.1  $\mu$ F ceramic chip capacitor are adequate to keep the impedance low over a wide frequency range. Recommended external decoupling for the three voltage reference terminals is shown in Figure 3. Since their effectiveness depends largely on the proximity to the individual supply terminal, all decoupling capacitors should be placed as close to the supply terminals as possible.

To reduce high-frequency and noise-coupling, it is highly recommended that digital and analog ground be shorted immediately outside the package. This can be accomplished by running a low impedance line between the DGND and AGND, under the package.

### automatic optical black and offset correction

In the TLV986, the optical black and system channel offset corrections are performed by an auto digital feadback loop. Two DACs are used to compensate for both channel offset and the optical black offset. A coarse correction DAC (CDAC) is located before PGA gain stage and a fine correction DAC (FDAC) is located after the gain stage. The digital calibration system is capable of correcting the optical black and channel offset down to one ADC LSB accuracy.

The TLV986 automatically starts the auto-calibration whenever the OBCLP input is pulled low, the OBCLP pulse should be wide enough to cover one positive half cycle of the ADCCLK as shown in Figure 1.

For each line, the optical black pixels plus the channel offset are sampled and converted to digital data by the ADC. A digital circuit averages the data during the optical black pixels. The final averaged result is compared digitally with the desired output code stored in the Vb register (default is 40H), then control logic adjusts the FDAC to make the ADC output equal to the Vb. If the offset is out of the range of the FDAC ( $\pm$ 255 ADC LSBs), the error is corrected by both CDAC and FDAC. The CDAC increments or decrements by one CDAC LSB depending on whether the offset is negative of positive, until the output is within the range of the FDAC. The remaining residue is corrected by the FDAC.

The relationship among the FDAC, CDAC, and ADC in terms of number of ADC LSBs is as follows,

1 FDAC LSB = 1 ADC LSB,

1 CDAC LSB =  $0.5 \times PGA$  linear gain  $\times$  1 ADC LSB.

For example, if PGA gain = 2 (6 dB), then, 1 CDAC LSB = 1 ADC LSBs.



SLAS228 – JULY 1999

## PRINCIPLES OF OPERATION

### automatic optical black and offset correction (continued)

After the auto-calibration is complete, the ADC's digital output during CCD signal interval can be expressed by the following equation,

ADC output  $[D9-D0] = CCD_input \times PGA gain + Vb$ ,

Where: Vb is the desired black level selected by user.

The total offset including optical black offset is calibrated to be equal to the Vb by adjusting the offset correction DACs during the auto-calibration.

The number of black pixels in each line and number of lines are programmable. The number of black pixels per line that can be averaged equals to  $2^N$ , where N can be 0, 1, 2, 3, 4, 5, and 6. The number of lines equals to  $2^L$ , where L can be 0, 1, 2, 3, 4, 5, 6, 7, and 8.

The auto-calibration feature can be bypassed if the user prefers to directly program the offset DAC registers. Switching the auto-calibration mode to the direct programming mode requires two register writes. First, the control bits for the offset DACs in the control register needs to be changed then desired offset value for the register is loaded to the offset DAC registers for proper error correction. If the total offset including optical black level is less than  $\pm 255$  ADC LSBs, only the FDAC needs to be programmed. When switching from the direct programming mode to the auto-calibration mode, the previous DAC register values are used as starting offsets rather than default DAC register values.

A detailed block diagram for the internal automatic optical black and offset correction is shown in Figure 4. The timing diagram in Figure 5 illustrates the operation of the calibration system. In the example, the TLV986 is programmed to average four black pixels (N=2) per line for two lines (L=1).



SLAS228 - JULY 1999



Figure 4. Optical Black and Offset Correct Block Diagram



SLAS228 - JULY 1999



NOTE: To avoid the ADC being clipped on differential negative input signals, an internal offset that equals to 255 ADC LSBs is intentionally added to the PGA output signal. This offset is only added during optical black pixel interval with a total duration of 2<sup>N</sup> + 3 pixels, where three additional pixels are necessary for accommodating internal latency adjustment.





MECHANICAL DATA

PFB (S-PQFP-G48)

PLASTIC QUAD FLATPACK



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MS-026



#### **IMPORTANT NOTICE**

Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability.

TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements.

CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK.

In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards.

TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof.

Copyright © 1999, Texas Instruments Incorporated