MC68HC908GP32 MC68HC08GP32 Technical Data M68HC08 Microcontrollers > MC68HC908GP32/H Rev. 6, 8/2002 MOTOROLA.COM/SEMICONDUCTORS # MC68HC908GP32 MC68HC08GP32 #### **Technical Data** Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. Motorola and the Stylized M logo are registered trademarks of Motorola, Inc. digital dna is a trademark of Motorola, Inc. © Motorola, Inc., 2002 MC68HC908GP32•MC68HC08GP32 - Rev. 6 Technical Data MOTOROLA 1 #### **Revision History** To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to: #### http://motorola.com/semiconductors The following revision history table summarizes changes contained in this document. For your convenience, the page number designators have been linked to the appropriate location. #### **Revision History** | Date | Revision<br>Level | Description | Page<br>Number(s) | |--------------|---------------------------------|--------------------------------------------------------------------------------------------------------|-------------------| | August 2002 | 6 | Section 22. Timer Interface Module (TIM) — Timer discrepancies corrected throughout this section. | 341 | | August, 2002 | 0 | Section 24. Mechanical Specifications — Replaced incorrect 44-pin QFP drawing, case 824E to case 824A. | 393 | | | to PTC1 In Figur Updated Compoi | In <b>Table 15-1</b> , second cell in "Comment" column, corrected PTC to PTC1. | 199 | | July, 2001 | | In Figure 21-2, Timebase control register, bit 0 is a reserved bit. | 337 | | July, 2001 | | Updated crystal oscillator component values in 23.17.1 CGM Component Specifications. | 387 | | | | Added appendix A: MC68HC08GP32 — ROM part. | 397 | ### **List of Sections** | Section 1. General Description31 | |----------------------------------------------------------| | Section 2. Memory Map43 | | Section 3. Low-Power Modes57 | | Section 4. Resets and Interrupts | | Section 5. Analog-to-Digital Converter (ADC)87 | | Section 6. Break Module (BRK) | | Section 7. Clock Generator Module (CGMC)105 | | Section 8. Configuration Register (CONFIG) 137 | | Section 9. Computer Operating Properly (COP)141 | | Section 10. Central Processor Unit (CPU)147 | | Section 11. FLASH Memory | | Section 12. External Interrupt (IRQ)175 | | Section 13. Keyboard Interrupt Module (KBI)181 | | Section 14. Low-Voltage Inhibit (LVI)189 | | Section 15. Monitor ROM (MON)195 | | Section 16. Input/Output (I/O) Ports211 | | Section 17. Random-Access Memory (RAM)235 | | Section 18. Serial Communications Interface Module (SCI) | | Section 19. System Integration Module (SIM)277 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 ### **List of Sections** | Section 20. Serial Peripheral Interface Module (SPI). | . 303 | |-------------------------------------------------------|-------| | Section 21. Timebase Module (TBM) | . 335 | | Section 22. Timer Interface Module (TIM) | . 341 | | Section 23. Electrical Specifications | . 365 | | Section 24. Mechanical Specifications | . 391 | | Section 25. Ordering Information | . 395 | | Appendix A. MC68HC08GP32 | . 397 | ### **Section 1. General Description** | 1.1 | Contents | 31 | |-----------------------|----------------------------------------------------------------------------------|----| | 1.2 | Introduction | 32 | | 1.3<br>1.3.1<br>1.3.2 | Features | 32 | | 1.4 | MCU Block Diagram | 35 | | 1.5 | Pin Assignments | 37 | | 1.6 | Pin Functions | 39 | | 1.6.1 | Power Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> ) | 39 | | 1.6.2 | Oscillator Pins (OSC1 and OSC2) | 40 | | 1.6.3 | External Reset Pin (RST) | | | 1.6.4 | External Interrupt Pin (IRQ) | 40 | | 1.6.5 | CGM Power Supply Pins (V <sub>DDA</sub> and V <sub>SSA</sub> ) | 41 | | 1.6.6 | External Filter Capacitor Pin (CGMXFC) | 41 | | 1.6.7 | ADC Power Supply/Reference Pins | | | | (V <sub>DDAD</sub> /V <sub>REFH</sub> and V <sub>SSAD</sub> /V <sub>REFL</sub> ) | 41 | | 1.6.8 | Port A Input/Output (I/O) Pins (PTA7/KBD7-PTA0/KBD0) . | 41 | | 1.6.9 | Port B I/O Pins (PTB7/AD7–PTB0/AD0) | | | 1.6.10 | | | | 1.6.11 | Port D I/O Pins (PTD7/T2CH1-PTD0/SS) | 42 | | 1.6.12 | Port E I/O Pins (PTE1/RxD–PTE0/TxD) | 42 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 ### **Section 2. Memory Map** | Introduction .43 Unimplemented Memory Locations .43 Reserved Memory Locations .44 Input/Output (I/O) Section .44 Section 3. Low-Power Modes Contents .57 Introduction .58 Wait Mode .58 Stop Mode .59 Analog-to-Digital Converter (ADC) .59 Wait Mode .59 Other Mode .59 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reserved Memory Locations | | Section 3. Low-Power Modes Contents | | Section 3. Low-Power Modes Contents | | Contents | | Introduction | | Wait Mode | | Wait Mode59 | | Stop Mode | | Break Module (BRK) | | Central Processor Unit (CPU) | | Clock Generator Module (CGM) | | Computer Operating Properly Module (COP) | | External Interrupt Module (IRQ) | | Keyboard Interrupt Module (KBI)62 | | | | 3.9.1 Wait Mode | 62 | |---------------------------------------------------|----------| | 3.9.2 Stop Mode | 62 | | 3.10 Low-Voltage Inhibit Module (LVI) | 63 | | 3.10.1 Wait Mode | | | 3.10.2 Stop Mode | 63 | | 3.11 Serial Communications Interface Module (SCI) | | | 3.11.1 Wait Mode | | | 3.11.2 Stop Mode | 53 | | 3.12 Serial Peripheral Interface Module (SPI) | | | 3.12.1 Wait Mode | | | 3.12.2 Stop Mode | | | 3.13 Timer Interface Module (TIM1 and TIM2) | | | 3.13.1 Wait Mode | | | | | | 3.14 Timebase Module (TBM) | | | 3.14.2 Stop Mode | | | 3.15 Exiting Wait Mode | 65 | | | | | 3.16 Exiting Stop Mode | <b>)</b> | | Section 4. Resets and Interrupts | | | 4.1 Contents | 69 | | 4.2 Introduction | 70 | | 4.3 Resets | 70 | | 4.3.1 Effects | 70 | | 4.3.2 External Reset | | | 4.3.3 Internal Reset | | | 4.3.3.2 COP Reset | | | 4.3.3.3 Low-Voltage Inhibit Reset | | | 4.3.3.4 Illegal Opcode Reset | | | 4.3.3.5 Illegal Address Reset | | | 4.3.4 SIM Reset Status Register | 74 | | 4.4 I | nterrupts | |----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4.4.1 | Effects | | 4.4.2 | Sources | | 4.4.2.1 | SWI Instruction | | 4.4.2.2 | Break Interrupt | | 4.4.2.3 | IRQ Pin80 | | 4.4.2.4 | CGM80 | | 4.4.2.5 | TIM180 | | 4.4.2.6 | TIM281 | | 4.4.2.7 | SPI | | 4.4.2.8 | SCI82 | | 4.4.2.9 | KBD0–KBD7 Pins | | 4.4.2.10 | | | 4.4.2.1 | ( | | 4.4.3 | Interrupt Status Registers | | 4.4.3.1 | Interrupt Status Register 1 | | 4.4.3.2 | Interrupt Status Register 285 | | 4.4.3.3 | Interrupt Status Register 386 | | | | | | Section 5. Analog-to-Digital Converter (ADC) | | 5.1 ( | Section 5. Analog-to-Digital Converter (ADC) Contents | | | Contents | | 5.2 I | Contents | | 5.2 I<br>5.3 F | Contents | | 5.2 I<br>5.3 F<br>5.4 F | Contents | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1 | Contents | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2 | Contents | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2<br>5.4.3 | Contents | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4 | Contents 87 Introduction 88 Features 88 Functional Description 88 ADC Port I/O Pins 89 Voltage Conversion 90 Conversion Time 90 Conversion 90 | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2<br>5.4.3 | Contents | | 5.2 I<br>5.3 I<br>5.4 I<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5 | Contents 87 Introduction 88 Features 88 Functional Description 88 ADC Port I/O Pins 89 Voltage Conversion 90 Conversion Time 90 Conversion 90 | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5 | Contents 87 Introduction 88 Features 88 Functional Description 88 ADC Port I/O Pins 89 Voltage Conversion 90 Conversion Time 90 Conversion 90 Accuracy and Precision 91 | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5 | Contents 87 Introduction 88 Features 88 Functional Description 88 ADC Port I/O Pins 89 Voltage Conversion 90 Conversion Time 90 Conversion 90 Accuracy and Precision 91 Interrupts 91 | | 5.2 I<br>5.3 I<br>5.4 I<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5<br>5.5 I<br>5.6 I | Contents 87 Introduction 88 Features 88 Functional Description 88 ADC Port I/O Pins 89 Voltage Conversion 90 Conversion Time 90 Conversion 90 Accuracy and Precision 91 Interrupts 91 Low-Power Modes 91 | | 5.2 I<br>5.3 F<br>5.4 F<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4<br>5.4.5<br>5.5 I<br>5.6 I<br>5.6.1<br>5.6.2 | Contents 87 Introduction 88 Features 88 Functional Description 88 ADC Port I/O Pins 89 Voltage Conversion 90 Conversion Time 90 Conversion 90 Accuracy and Precision 91 Interrupts 91 Wait Mode 91 | **Technical Data** 8 MC68HC908GP32•MC68HC08GP32 — Rev. 6 | 5.7.1 | ADC Analog Power Pin (V <sub>DDAD</sub> )/ ADC Voltage Reference High Pin (V <sub>REFH</sub> ) | |---------------------------|------------------------------------------------------------------------------------------------| | 5.7.2 | ADC Analog Ground Pin (V <sub>SSAD</sub> )/ | | | ADC Voltage Reference Low Pin (V <sub>REFL</sub> )92 | | 5.7.3 | ADC Voltage In (V <sub>ADIN</sub> )92 | | 5.8 | I/O Registers92 | | 5.8.1 | ADC Status and Control Register93 | | 5.8.2 | ADC Data Register95 | | 5.8.3 | ADC Clock Register | | | Section 6. Break Module (BRK) | | 6.1 | Contents | | 6.2 | Introduction97 | | 6.3 | Features | | 6.4 | Functional Description | | 6.4.1 | Flag Protection During Break Interrupts100 | | 6.4.2 | CPU During Break Interrupts | | 6.4.3 | TIM1 and TIM2 During Break Interrupts100 | | 6.4.4 | COP During Break Interrupts | | 6.5 | Low-Power Modes | | 6.5.1 | Wait Mode | | 6.5.2 | Stop Mode | | 6.6 | Break Module Registers | | 6.6.1 | Break Status and Control Register101 | | 6.6.2 | Break Address Registers | | 6.6.3 | Break Status Register | | 6.6.4 | Break Flag Control Register104 | | | Section 7. Clock Generator Module (CGMC) | | 7.1 | Contents | | 7.2 | Introduction | | 7.3 | Features | | 7.4 | Functional Description | | MC68HC908GP32•MC68HC08GP3 | 2 — Rev. 6 Technical Data | | 7.4.1 | Crystal Oscillator Circuit | 109 | |--------|----------------------------------------------|-----| | 7.4.2 | Phase-Locked Loop Circuit (PLL) | 109 | | 7.4.3 | PLL Circuits | 109 | | 7.4.4 | Acquisition and Tracking Modes | 111 | | 7.4.5 | Manual and Automatic PLL Bandwidth Modes | 111 | | 7.4.6 | Programming the PLL | 113 | | 7.4.7 | Special Programming Exceptions | 117 | | 7.4.8 | Base Clock Selector Circuit | 117 | | 7.4.9 | CGMC External Connections | 118 | | 7.5 | I/O Signals | 119 | | 7.5.1 | Crystal Amplifier Input Pin (OSC1) | | | 7.5.2 | Crystal Amplifier Output Pin (OSC2) | | | 7.5.3 | External Filter Capacitor Pin (CGMXFC) | | | 7.5.4 | PLL Analog Power Pin (V <sub>DDA</sub> ) | | | 7.5.5 | PLL Analog Ground Pin (V <sub>SSA</sub> ) | | | 7.5.6 | Oscillator Enable Signal (SIMOSCEN) | | | 7.5.7 | Oscillator Stop Mode Enable Bit (OSCSTOPENB) | | | 7.5.8 | Crystal Output Frequency Signal (CGMXCLK) | 121 | | 7.5.9 | CGMC Base Clock Output (CGMOUT) | 121 | | 7.5.10 | CGMC CPU Interrupt (CGMINT) | 121 | | 7.6 | CGMC Registers | 121 | | 7.6.1 | PLL Control Register | | | 7.6.2 | PLL Bandwidth Control Register | | | 7.6.3 | PLL Multiplier Select Register High | | | 7.6.4 | PLL Multiplier Select Register Low | | | 7.6.5 | PLL VCO Range Select Register | | | 7.6.6 | PLL Reference Divider Select Register | | | 7.7 | Interrupts | | | | • | | | 7.8 | Special Modes | | | 7.8.1 | Wait Mode | | | 7.8.2 | Stop Mode | | | 7.8.3 | CGMC During Break Interrupts | 132 | | 7.9 | Acquisition/Lock Time Specifications | 133 | | 7.9.1 | Acquisition/Lock Time Definitions | 133 | | 7.9.2 | Parametric Influences on Reaction Time | 134 | | 7.9.3 | Choosing a Filter | 135 | | | | | | | MOCOL 10000 DOO MOCOL 1000 DOO | D 0 | **Technical Data** | | Section 8. Configuration Register (CONFIG) | |-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8.1 | Contents | | 8.2 | Introduction | | 8.3 | Functional Description | | | Section 9. Computer Operating Properly (COP) | | 9.1 | Contents | | 9.2 | Introduction | | 9.3 | Functional Description | | 9.4<br>9.4.1<br>9.4.2<br>9.4.3<br>9.4.4<br>9.4.5<br>9.4.6<br>9.4.7<br>9.4.8 | I/O Signals 143 CGMXCLK 143 STOP Instruction 143 COPCTL Write 144 Power-On Reset 144 Internal Reset 144 Reset Vector Fetch 144 COPD (COP Disable) 144 COPRS (COP Rate Select) 144 | | 9.5 | COP Control Register145 | | 9.6 | Interrupts145 | | 9.7 | Monitor Mode | | 9.8<br>9.8.1<br>9.8.2 | Low-Power Modes.145Wait Mode.146Stop Mode.146 | | 9.9 | COP Module During Break Mode | | | Section 10. Central Processor Unit (CPU) | | 10.1 | Contents | | 10.2 | Introduction | | 10.3 | Features | | | | MC68HC908GP32•MC68HC08GP32—Rev. 6 | | CPU Registers | | |----------------------------------------------|---------------------------------------|--------------------------------------| | 10.4.1 | Accumulator | | | 10.4.2 | • • • • • • • • • • • • • • • • • • • | | | 10.4.3 | | | | 10.4.4 | 3 | | | 10.4.5 | Condition Code Register | 2 | | 10.5 | Arithmetic/Logic Unit (ALU)15 | 4 | | 10.6 | Low-Power Modes | 4 | | 10.6.1 | Wait Mode | 4 | | 10.6.2 | Stop Mode | 5 | | 10.7 | CPU During Break Interrupts | 5 | | 10.8 | Instruction Set Summary15 | 6 | | 10.9 | Opcode Map | 3 | | | | | | | Section 11. FLASH Memory | | | 11.1 | Section 11. FLASH Memory Contents | 5 | | 11.1<br>11.2 | • | | | | Contents | 5 | | 11.2 | Contents | 5<br>5 | | 11.2<br>11.3 | Contents | 5<br>5<br>6 | | 11.2<br>11.3<br>11.4 | Contents | 5<br>5<br>6<br>7 | | 11.2<br>11.3<br>11.4<br>11.5 | Contents | 5<br>5<br>6<br>7<br>8 | | 11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7 | Contents | 5<br>5<br>6<br>7<br>8<br>9 | | 11.2<br>11.3<br>11.4<br>11.5<br>11.6<br>11.7 | Contents | 5<br>5<br>6<br>7<br>8<br>9<br>0<br>2 | #### Section 12. External Interrupt (IRQ) | 12.1 | Contents | |--------------------------|---------------------------------------------| | 12.2 | Introduction | | 12.3 | Features | | 12.4 | Functional Description | | 12.5 | IRQ Pin 178 | | 12.6 | IRQ Module During Break Interrupts179 | | 12.7 | IRQ Status and Control Register | | | Section 13. Keyboard Interrupt Module (KBI) | | 13.1 | Contents | | 13.2 | Introduction | | 13.3 | Features | | 13.4 | Functional Description | | 13.5 | Keyboard Initialization | | 13.6<br>13.6.1<br>13.6.2 | | | 13.7 | Keyboard Module During Break Interrupts | | 13.8<br>13.8.1<br>13.8.2 | ., | | | Section 14. Low-Voltage Inhibit (LVI) | | 14.1 | Contents | | 14.2 | Introduction | | 14.3 | Features | | 14.4 | Functional Description | | | 14.4.1 Polled LVI Operation | | |----------------|--------------------------------------------|---------------| | | 14.4.2 Forced Reset Operation | | | | 14.4.3 Voltage Hysteresis Protection | | | | 14.4.4 LVI Trip Selection | 192 | | | 14.5 LVI Status Register | 193 | | | 14.6 LVI Interrupts | 194 | | | 14.7 Low-Power Modes | 194 | | | 14.7.1 Wait Mode | 194 | | | 14.7.2 Stop Mode | 194 | | | Section 15. Monitor ROM (MON) | | | | 15.1 Contents | 195 | | | 15.2 Introduction | 195 | | | 15.3 Features | 196 | | | 15.4 Functional Description | 196 | | | 15.4.1 Entering Monitor Mode | 198 | | | 15.4.2 Data Format | 202 | | | 15.4.3 Break Signal | | | | 15.4.4 Baud Rate | | | | 15.4.5 Commands | 203 | | | 15.5 Security | 208 | | | Section 16. Input/Output (I/O) Ports | | | | 16.1 Contents | 211 | | | 16.2 Introduction | 212 | | | 16.3 Port A | 215 | | | 16.3.1 Port A Data Register | 215 | | | 16.3.2 Data Direction Register A | 216 | | | 16.3.3 Port A Input Pullup Enable Register | 218 | | | 16.4 Port B | 219 | | | 16.4.1 Port B Data Register | 219 | | | 16.4.2 Data Direction Register B | 220 | | Technical Data | MC68HC908GP32•MC68HC080 | GP32 — Rev. 6 | | 16.5 Port C | 222 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | 16.5.1 Port C Data Register | 222 | | 16.5.2 Data Direction Register C | 223 | | 16.5.3 Port C Input Pullup Enable Register | 225 | | 16.6 Port D | 226 | | 16.6.1 Port D Data Register | | | 16.6.2 Data Direction Register D | | | 16.6.3 Port D Input Pullup Enable Register | | | 16.7 Port E | 230 | | 16.7.1 Port E Data Register | 231 | | 16.7.2 Data Direction Register E | 232 | | | | | Section 17. Random-Access Memory (RAM) | | | 17.1 Contents | 235 | | 17.2 Introduction | 235 | | 17.0 Eurotional Description | 235 | | 17.3 Functional Description | 200 | | Section 18. Serial Communications Interface Module (SCI) | 200 | | Section 18. Serial Communications | | | Section 18. Serial Communications Interface Module (SCI) | 237 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents | 237 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction | 237 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features | 237 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions | 237<br>238<br>238<br>240 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description | 237<br>238<br>240<br>240 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description 18.5.1 Data Format | 237<br>238<br>238<br>240<br>240<br>243 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description 18.5.1 Data Format 18.5.2 Transmitter | 237<br>238<br>240<br>240<br>243<br>243 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description 18.5.1 Data Format 18.5.2 Transmitter 18.5.2.1 Character Length 18.5.2.2 Character Transmission 18.5.2.3 Break Characters | 237<br>238<br>240<br>240<br>243<br>245<br>245 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description 18.5.1 Data Format 18.5.2 Transmitter 18.5.2.1 Character Length 18.5.2.2 Character Transmission 18.5.2.3 Break Characters 18.5.2.4 Idle Characters | 237<br>238<br>240<br>240<br>243<br>243<br>245<br>245 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description 18.5.1 Data Format 18.5.2 Transmitter 18.5.2.1 Character Length 18.5.2.2 Character Transmission 18.5.2.3 Break Characters 18.5.2.4 Idle Characters 18.5.2.5 Inversion of Transmitted Output | 237<br>238<br>240<br>240<br>243<br>245<br>245<br>246<br>246 | | Section 18. Serial Communications Interface Module (SCI) 18.1 Contents 18.2 Introduction 18.3 Features 18.4 Pin Name Conventions 18.5 Functional Description 18.5.1 Data Format 18.5.2 Transmitter 18.5.2.1 Character Length 18.5.2.2 Character Transmission 18.5.2.3 Break Characters 18.5.2.4 Idle Characters | 237<br>238<br>240<br>240<br>243<br>245<br>245<br>246<br>246 | | | 18.5.3.1 Character Length | |----------------|---------------------------------------------| | | 18.5.3.2 Character Reception | | | 18.5.3.3 Data Sampling | | | 18.5.3.4 Framing Errors | | | 18.5.3.5 Baud Rate Tolerance | | | 18.5.3.6 Receiver Wakeup | | | 18.5.3.7 Receiver Interrupts256 | | | 18.5.3.8 Error Interrupts | | | 18.6 Low-Power Modes | | | 18.6.1 Wait Mode257 | | | 18.6.2 Stop Mode | | | 18.7 SCI During Break Module Interrupts258 | | | 18.8 I/O Signals | | | 18.8.1 PTE0/TxD (Transmit Data)258 | | | 18.8.2 PTE1/RxD (Receive Data) | | | 18.9 I/O Registers259 | | | 18.9.1 SCI Control Register 1 | | | 18.9.2 SCI Control Register 2 | | | 18.9.3 SCI Control Register 3 | | | 18.9.4 SCI Status Register 1 | | | 18.9.5 SCI Status Register 2 | | | 18.9.6 SCI Data Register | | | 18.9.7 SCI Baud Rate Register274 | | | Section 19. System Integration Module (SIM) | | | 19.1 Contents | | | 19.2 Introduction | | | 19.3 SIM Bus Clock Control and Generation | | | 19.3.1 Bus Timing | | | 19.3.2 Clock Startup from POR or LVI Reset | | | 19.3.3 Clocks in Stop Mode and Wait Mode | | | 19.4 Reset and System Initialization | | | 19.4.1 External Pin Reset | | | 19.4.2 Active Resets from Internal Sources | | Technical Data | MC68HC908GP32•MC68HC08GP32 — Rev. 6 | | | | | 19.4.2.1 | 1 Power-On Reset | .285 | |------------------|--------------------------------------------------|------| | 19.4.2.2 | Computer Operating Properly (COP) Reset | .286 | | 19.4.2.3 | 3 Illegal Opcode Reset | .286 | | 19.4.2.4 | 4 Illegal Address Reset | .286 | | 19.4.2.5 | 3 ( ) | .287 | | 19.4.2.6 | Monitor Mode Entry Module Reset (MODRST) | .287 | | 19.5 | SIM Counter | .287 | | 19.5.1 | SIM Counter During Power-On Reset | | | 19.5.2 | SIM Counter During Stop Mode Recovery | .288 | | 19.5.3 | SIM Counter and Reset States | .288 | | 10.6 F | Exception Control | 288 | | 19.6.1 | Interrupts | | | 19.6.1.1 | | | | 19.6.1.2 | | | | 19.6.1.3 | | | | 19.6.2 | Reset | | | 19.6.3 | Break Interrupts | .294 | | 19.6.4 | Status Flag Protection in Break Mode | .295 | | 19.7 L | _ow-Power Modes | 295 | | 19.7.1 | Wait Mode | | | 19.7.2 | Stop Mode | | | _ | | | | | SIM Registers | | | 19.8.1 | SIM Break Status Register | | | 19.8.2 | SIM Reset Status Register | | | 19.8.3 | SIM Break Flag Control Register | .301 | | Soc | ction 20. Serial Peripheral Interface Module (SP | 1\ | | | · | • | | 20.1 | Contents | .303 | | 20.2 I | ntroduction | .304 | | 20.3 F | eatures | .304 | | 20.4 F | Pin Name Conventions | .305 | | 20.5 F<br>20.5.1 | Functional Description | | | 20.5.2 Slave Mode | 308 | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|--|--| | 20.6Transmission Formats320.6.1Clock Phase and Polarity Controls320.6.2Transmission Format When CPHA = 0320.6.3Transmission Format When CPHA = 1320.6.4Transmission Initiation Latency3 | 309<br>310<br>312 | | | | 20.7 Queuing Transmission Data | 315 | | | | 20.8 Error Conditions320.8.1 Overflow Error320.8.2 Mode Fault Error3 | 316 | | | | 20.9 Interrupts | 320 | | | | 20.10 Resetting the SPI | 322 | | | | 20.11 Low-Power Modes 3 20.11.1 Wait Mode 3 20.11.2 Stop Mode 3 | 323 | | | | 20.12 SPI During Break Interrupts | 324 | | | | 20.13 I/O Signals 3 20.13.1 MISO (Master In/Slave Out) 3 20.13.2 MOSI (Master Out/Slave In) 3 20.13.3 SPSCK (Serial Clock) 3 20.13.4 SS (Slave Select) 3 20.13.5 CGND (Clock Ground) 3 | 325<br>325<br>326<br>326 | | | | 20.14 I/O Registers320.14.1 SPI Control Register320.14.2 SPI Status and Control Register320.14.3 SPI Data Register3 | 328<br>330 | | | | Section 21. Timebase Module (TBM) | | | | | 21.1 Contents | 335 | | | | 21.2 Introduction | 335 | | | | 21.3 Features | 335 | | | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 | 21.4 Functional Description | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21.5 Timebase Register Description | | 21.6 Interrupts | | 21.7 Low-Power Modes .339 21.7.1 Wait Mode .339 21.7.2 Stop Mode .339 | | Section 22. Timer Interface Module (TIM) | | 22.1 Contents | | 22.2 Introduction | | 22.3 Features | | 22.4 Pin Name Conventions | | 22.5 Functional Description .343 22.5.1 TIM Counter Prescaler .347 22.5.2 Input Capture .347 22.5.3 Output Compare .348 22.5.3.1 Unbuffered Output Compare .348 22.5.3.2 Buffered Output Compare .349 22.5.4 Pulse Width Modulation (PWM) .349 22.5.4.1 Unbuffered PWM Signal Generation .350 22.5.4.2 Buffered PWM Signal Generation .351 22.5.4.3 PWM Initialization .352 | | 22.6 Interrupts353 | | 22.7 Low-Power Modes .353 22.7.1 Wait Mode .354 22.7.2 Stop Mode .354 | | 22.8 TIM During Break Interrupts | | 22.9 I/O Signals | | 22.10 I/O Registers | | 22.10.3 TIM Counter Modulo Registers359 | |--------------------------------------------------| | 22.10.4 TIM Channel Status and Control Registers | | 22.10.5 TIM Channel Registers | | Section 23. Electrical Specifications | | 23.1 Contents | | 23.2 Introduction | | 23.3 Absolute Maximum Ratings | | 23.4 Functional Operating Range | | 23.5 Thermal Characteristics | | 23.6 5.0-V DC Electrical Characteristics | | 23.7 3.0-V DC Electrical Characteristics | | 23.8 5.0-V Control Timing | | 23.9 3.0-V Control Timing | | 23.10 Output High-Voltage Characteristics | | 23.11 Output Low-Voltage Characteristics | | 23.12 Typical Supply Currents | | 23.13 ADC Characteristics | | 23.14 5.0-V SPI Characteristics | | 23.15 3.0-V SPI Characteristics | | 23.16 Timer Interface Module Characteristics | | 23.17 Clock Generation Module Characteristics | | 23.18 Memory Characteristics | **Technical Data** ${\sf MC68HC908GP32}\hbox{-}{\sf MC68HC08GP32}-{\sf Rev.\ 6}$ | Section 24. Mechanical Specifications | | | | | |-----------------------------------------|--------------------------------------------|-------------------|--|--| | 24.1 | Contents | 391 | | | | 24.2 | Introduction | 391 | | | | 24.3 | 40-Pin Plastic Dual In-Line Package (PDIP) | 392 | | | | 24.4 | 42-Pin Shrink Dual in-Line Package (SDIP) | 392 | | | | 24.5 | 44-Pin Plastic Quad Flat Pack (QFP) | 393 | | | | | Section 25. Ordering Information | | | | | 25.1 | Contents | 395 | | | | 25.2 | Introduction | 395 | | | | 25.3 | MC Order Numbers | 395 | | | | | Appendix A. MC68HC08GP32 | | | | | A.1 | Contents | 397 | | | | A.2 | Introduction | 398 | | | | A.3 | MCU Block Diagram | 398 | | | | A.4 | Memory Map | 400 | | | | A.5 | Mask Option Registers | 401 | | | | A.6 | Reserved Registers | 402 | | | | <b>A</b> .7 | Monitor ROM | 402 | | | | A.8<br>A.8.1<br>A.8.2<br>A.8.3<br>A.8.4 | Electrical Specifications | 403<br>403<br>404 | | | | A.9 | ROM MC Order Numbers | 406 | | | # **List of Figures** | Figure | e Title | | | |--------|--------------------------------------------|-----|--| | 1-1 | MCU Block Diagram | 36 | | | 1-2 | 40-Pin PDIP Pin Assignments | 37 | | | 1-3 | 42-Pin SDIP Pin Assignments | 38 | | | 1-4 | 44-Pin QFP Pin Assignments | | | | 1-5 | Power Supply Bypassing | 40 | | | 2-1 | Memory Map | | | | 2-2 | Control, Status, and Data Registers | 47 | | | 4-1 | Internal Reset Timing | 71 | | | 4-2 | Power-On Reset Recovery | 72 | | | 4-3 | SIM Reset Status Register (SRSR) | | | | 4-4 | Interrupt Stacking Order | | | | 4-5 | Interrupt Recognition Example | | | | 4-6 | Interrupt Processing | | | | 4-7 | Interrupt Status Register 1 (INT1) | | | | 4-8 | Interrupt Status Register 2 (INT2) | | | | 4-9 | Interrupt Status Register 3 (INT3) | 86 | | | 5-1 | ADC Block Diagram | 89 | | | 5-2 | ADC Status and Control Register (ADSCR) | 93 | | | 5-3 | ADC Data Register (ADR) | 95 | | | 5-4 | ADC Clock Register (ADCLK) | 95 | | | 6-1 | Break Module Block Diagram | 99 | | | 6-2 | I/O Register Summary | 99 | | | 6-3 | Break Status and Control Register (BRKSCR) | 101 | | | 6-4 | Break Address Register High (BRKH) | | | | 6-5 | Break Address Register Low (BRKL) | | | | 6-6 | SIM Break Status Register (SBSR) | | | | 6-7 | SIM Break Flag Control Register (SBFCR) | 104 | | | | Figur | e Title | Page | |-----|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | | 7-1<br>7-2<br>7-3<br>7-4<br>7-5<br>7-6<br>7-7<br>7-8<br>7-9<br>7-10 | CGMC Block Diagram CGMC External Connections CGMC I/O Register Summary PLL Control Register (PCTL) PLL Bandwidth Control Register (PBWC) PLL Multiplier Select Register High (PMSH) PLL Multiplier Select Register Low (PMSL) PLL VCO Range Select Register (PMRS) PLL Reference Divider Select Register (PMDS) PLL Filter | 119<br>122<br>123<br>126<br>127<br>128<br>129<br>130 | | | 8-1<br>8-2 | Configuration Register 2 (CONFIG2) | | | | 9-1<br>9-2 | COP Block Diagram | | | | 10-1<br>10-2<br>10-3<br>10-4<br>10-5<br>10-6 | CPU Registers Accumulator (A) Index Register (H:X) Stack Pointer (SP) Program Counter (PC) Condition Code Register (CCR) | 149<br>150<br>151 | | | 11-1<br>11-2<br>11-3<br>11-4 | FLASH Control Register (FLCR) | 171 | | | 12-1<br>12-2<br>12-3 | IRQ Module Block Diagram | 177 | | | 13-1<br>13-2<br>13-3<br>13-4 | Keyboard Module Block Diagram | 183<br>187 | | | 14-1 | LVI Module Block Diagram | 191 | | ıta | | MC68HC908GP32•MC68HC08G | P32 — Rev. 6 | | Figure | e Title | Page | |--------|----------------------------------------------|------| | 14-2 | LVI I/O Register Summary | 191 | | 14-3 | LVI Status Register (LVISR) | | | 15-1 | Monitor Mode Circuit | | | 15-2 | Low-Voltage Monitor Mode Entry Flowchart | 201 | | 15-3 | Monitor Data Format | | | 15-4 | Break Transaction | | | 15-5 | Read Transaction | 204 | | 15-6 | Write Transaction | | | 15-7 | Stack Pointer at Monitor Mode Entry | 208 | | 15-8 | Monitor Mode Entry Timing | 209 | | 16-1 | I/O Port Register Summary | | | 16-2 | Port A Data Register (PTA) | 215 | | 16-3 | Data Direction Register A (DDRA) | | | 16-4 | Port A I/O Circuit | | | 16-5 | Port A Input Pullup Enable Register (PTAPUE) | 218 | | 16-6 | Port B Data Register (PTB) | | | 16-7 | Data Direction Register B (DDRB) | | | 16-8 | Port B I/O Circuit | | | 16-9 | Port C Data Register (PTC) | | | | Data Direction Register C (DDRC) | | | | Port C I/O Circuit | | | | Port C Input Pullup Enable Register (PTCPUE) | | | | Port D Data Register (PTD) | | | | Data Direction Register D (DDRD) | | | | Port D I/O Circuit | | | | Port D Input Pullup Enable Register (PTDPUE) | | | | Port E Data Register (PTE) | | | | Data Direction Register E (DDRE) | | | 16-19 | Port E I/O Circuit | 233 | | 18-1 | SCI Module Block Diagram | 241 | | 18-2 | SCI I/O Register Summary | 242 | | 18-3 | SCI Data Formats | 243 | | 18-4 | SCI Transmitter | 244 | | 18-5 | SCI Receiver Block Diagram | 249 | | 18-6 | Receiver Data Sampling | 250 | | Figure | Title | Page | |----------------|--------------------------------------------|-----------------| | 18-7 | Slow Data | 253 | | 18-8 | Fast Data | 254 | | 18-9 | SCI Control Register 1 (SCC1) | 260 | | 18-10 | SCI Control Register 2 (SCC2) | 263 | | | SCI Control Register 3 (SCC3) | | | 18-12 | SCI Status Register 1 (SCS1) | 268 | | 18-13 | Flag Clearing Sequence | 271 | | 18-14 | SCI Status Register 2 (SCS2) | 272 | | 18-15 | SCI Data Register (SCDR) | 273 | | 18-16 | SCI Baud Rate Register (SCBR) | 274 | | 19-1 | SIM Block Diagram | 279 | | 19-2 | SIM I/O Register Summary | 280 | | 19-3 | CGM Clock Signals | 281 | | 19-4 | External Reset Timing | 283 | | 19-5 | Internal Reset Timing | 284 | | 19-6 | Sources of Internal Reset | 284 | | 19-7 | POR Recovery | 285 | | 19-8 | Interrupt Entry Timing | 289 | | 19-9 | Interrupt Recovery Timing | 289 | | 19-10 | Interrupt Processing | 290 | | 19-11 | Interrupt Recognition Example | 291 | | 19-12 | Interrupt Status Register 1 (INT1) | 293 | | 19-13 | Interrupt Status Register 2 (INT2) | 293 | | 19-14 | Interrupt Status Register 3 (INT3) | 294 | | 19-15 | Wait Mode Entry Timing | 296 | | 19-16 | Wait Recovery from Interrupt or Break | 296 | | 19-17 | Wait Recovery from Internal Reset | 296 | | 19-18 | Stop Mode Entry Timing | 297 | | 19-19 | Stop Mode Recovery from Interrupt or Break | 298 | | 19-20 | SIM Break Status Register (SBSR) | 298 | | 19-21 | SIM Reset Status Register (SRSR) | 300 | | 19-22 | SIM Break Flag Control Register (SBFCR) | 301 | | 20-1 | SPI I/O Register Summary | 305 | | 20-2 | SPI Module Block Diagram | 306 | | 20-3 | Full-Duplex Master-Slave Connections | 307 | | Technical Data | MC68HC908GP32•MC68HC | 08GP32 — Rev. 6 | | Figure | e Title | Page | |--------|--------------------------------------------------|------| | 20-4 | Transmission Format (CPHA = 0) | 311 | | 20-5 | CPHA/SS Timing | 311 | | 20-6 | Transmission Format (CPHA = 1) | 312 | | 20-7 | Transmission Start Delay (Master) | 314 | | 20-8 | SPRF/SPTE CPU Interrupt Timing | 315 | | 20-9 | Missed Read of Overflow Condition | 317 | | 20-10 | Clearing SPRF When OVRF Interrupt Is Not Enabled | 318 | | 20-11 | SPI Interrupt Request Generation | 321 | | | CPHA/SS Timing | | | 20-13 | SPI Control Register (SPCR) | 328 | | 20-14 | SPI Status and Control Register (SPSCR) | 330 | | 20-15 | SPI Data Register (SPDR) | 333 | | 21-1 | Timebase Block Diagram | 336 | | 21-2 | Timebase Control Register (TBCR) | 337 | | 22-1 | TIM Block Diagram | 344 | | 22-2 | TIM I/O Register Summary | | | 22-3 | PWM Period and Pulse Width | | | 22-4 | TIM Status and Control Register (TSC) | | | 22-5 | TIM Counter Registers High (TCNTH) | | | 22-6 | TIM Counter Registers Low (TCNTL) | | | 22-7 | TIM Counter Modulo Register High (TMODH) | | | 22-8 | TIM Counter Modulo Register Low (TMODL) | 359 | | 22-9 | TIM Channel 0 Status and Control Register (TSC0) | 360 | | 22-10 | TIM Channel 1 Status and Control Register (TSC1) | 360 | | 22-11 | CHxMAX Latency | 363 | | 22-12 | TIM Channel 0 Register High (TCH0H) | 364 | | 22-13 | TIM Channel 0 Register Low (TCH0L) | 364 | | 22-14 | TIM Channel 1 Register High (TCH1H) | 364 | | 22-15 | TIM Channel 1 Register Low (TCH1L) | 364 | | 23-1 | Typical High-Side Driver Characteristics – | | | | Port PTA7–PTA0 (V <sub>DD</sub> = 4.5 Vdc) | 374 | | 23-2 | Typical High-Side Driver Characteristics – | | | | Port PTA7–PTA0 (V <sub>DD</sub> = 2.7 Vdc) | 374 | | 23-3 | Typical High-Side Driver Characteristics – | | | | Port PTC4–PTC0 (V <sub>DD</sub> = 4.5 Vdc) | 375 | | | | | | Figure | e Title | Page | |------------|---------------------------------------------------------------------------------------------|------| | 23-4 | Typical High-Side Driver Characteristics – Port PTC4–PTC0 (V <sub>DD</sub> = 2.7 Vdc) | 375 | | 23-5 | Typical High-Side Driver Characteristics – | 070 | | | Ports PTB7–PTB0, PTC6–PTC5,<br>PTD7–PTD0, and PTE1–PTE0 (V <sub>DD</sub> = 5.5 Vdc) | 376 | | 23-6 | Typical High-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, | | | 00.7 | PTD7-PTD0, and PTE1-PTE0 (V <sub>DD</sub> = 2.7 Vdc) | 376 | | 23-7 | Typical Low-Side Driver Characteristics – Port PTA7–PTA0 (V <sub>DD</sub> = 5.5 Vdc) | 377 | | 23-8 | Typical Low-Side Driver Characteristics – Port PTA7–PTA0 (V <sub>DD</sub> = 2.7 Vdc) | 377 | | 23-9 | Typical Low-Side Driver Characteristics – | | | 23-10 | Port PTC4–PTC0 (V <sub>DD</sub> = 4.5 Vdc) | | | 23-11 | Port PTC4-PTC0 (V <sub>DD</sub> = 2.7 Vdc) | 378 | | | Ports PTB7–PTB0, PTC6–PTC5, | 270 | | 23-12 | PTD7-PTD0, and PTE1-PTE0 ( $V_{DD}$ = 5.5 Vdc)<br>Typical Low-Side Driver Characteristics – | 379 | | | Ports PTB7–PTB0, PTC6–PTC5,<br>PTD7–PTD0, and PTE1–PTE0 (V <sub>DD</sub> = 2.7 Vdc) | 379 | | 23-13 | Typical Operating IDD, with All Modules Turned On (–40 °C to 85 °C) | | | 23-14 | Typical Wait Mode IDD, | | | 23-15 | with all Modules Disabled (–40 $^{\circ}$ C to 85 $^{\circ}$ C) Typical Stop Mode IDD, | 380 | | | with all Modules Disabled (–40 °C to 85 °C) | | | | SPI Slave Timing | | | A-1 | MC68HC08GP32 Block Diagram | | | A-2<br>A-3 | MC68HC08GP32 Memory Map | | | A-4<br>A-5 | Mask Option Register 1 (MOR1) | | | A-6 | Typical Wait Mode I <sub>DD</sub> | 405 | | A-7 | Typical Stop Mode I <sub>DD</sub> | 405 | # **List of Tables** | Table | Title | Page | |-------|----------------------------------------------|------| | 2-1 | Vector Addresses | 55 | | 4-1 | Interrupt Sources | 79 | | 4-2 | Interrupt Source Flags | 84 | | 5-1 | Mux Channel Select | 94 | | 5-2 | ADC Clock Divide Ratio | 96 | | 7-1 | Numeric Example | 116 | | 7-3 | VPR1 and VPR0 Programming | 125 | | 7-2 | PRE1 and PRE0 Programming | 125 | | 10-1 | Instruction Set Summary | 156 | | 10-2 | Opcode Map | 164 | | 14-1 | LVIOUT Bit Indication | 193 | | 15-1 | Monitor Mode Signal Requirements and Options | 199 | | 15-2 | Mode Differences | 202 | | 15-3 | Monitor Baud Rate Selection | 203 | | 15-4 | READ (Read Memory) Command | | | 15-5 | WRITE (Write Memory) Command | | | 15-6 | IREAD (Indexed Read) Command | | | 15-7 | IWRITE (Indexed Write) Command | | | 15-8 | READSP (Read Stack Pointer) Command | | | 15-9 | RUN (Run User Program) Command | 207 | | 16-1 | Port Control Register Bits Summary | 214 | | 16-2 | Port A Pin Functions | 217 | | 16-3 | Port B Pin Functions | 221 | | Table | Title | Page | |-------|-----------------------------------------------|------| | 16-4 | Port C Pin Functions | 224 | | 16-5 | Port D Pin Functions | 229 | | 16-6 | Port E Pin Functions | 233 | | 18-1 | Pin Name Conventions | 240 | | 18-2 | Start Bit Verification | 251 | | 18-3 | Data Bit Recovery | 251 | | 18-4 | Stop Bit Recovery | 252 | | 18-5 | Character Format Selection | 262 | | 18-6 | SCI Baud Rate Prescaling | 274 | | 18-7 | SCI Baud Rate Selection | 275 | | 18-8 | SCI Baud Rate Selection Examples | 276 | | 19-1 | Signal Name Conventions | 279 | | 19-2 | PIN Bit Set Timing | 283 | | 19-3 | Interrupt Sources | 292 | | 19-4 | SIM Registers | 298 | | 20-1 | Pin Name Conventions | 305 | | 20-2 | SPI Interrupts | 320 | | 20-3 | SPI Configuration | 327 | | 20-4 | SPI Master Baud Rate Selection | 333 | | 21-1 | Timebase Rate Selection for OSC1 = 32.768-kHz | 337 | | 22-1 | Pin Name Conventions | 343 | | 22-2 | Prescaler Selection | 357 | | 22-3 | Mode, Edge, and Level Selection | 362 | | 25-1 | MC Order Numbers | 395 | | A-1 | Summary of MC68HC08GP32 and MC68HC908GP32 | 200 | | ٨٥ | differences | | | A-2 | ROM MC Order Numbers | 400 | **Technical Data** ${\sf MC68HC908GP32}\hbox{-}{\sf MC68HC08GP32}-{\sf Rev.\ 6}$ # Section 1. General Description #### 1.1 Contents | 1.2 | Introduction | |--------|----------------------------------------------------------------------------------| | 1.3 | Features | | 1.3.1 | Standard Features of the MC68HC908GP3232 | | 1.3.2 | Features of the CPU0834 | | 1.4 | MCU Block Diagram | | 1.5 | Pin Assignments37 | | 1.6 | Pin Functions | | 1.6.1 | Power Supply Pins (V <sub>DD</sub> and V <sub>SS</sub> )39 | | 1.6.2 | Oscillator Pins (OSC1 and OSC2) | | 1.6.3 | External Reset Pin (RST)40 | | 1.6.4 | External Interrupt Pin (IRQ)40 | | 1.6.5 | CGM Power Supply Pins (V <sub>DDA</sub> and V <sub>SSA</sub> ) | | 1.6.6 | External Filter Capacitor Pin (CGMXFC) | | 1.6.7 | ADC Power Supply/Reference Pins | | | (V <sub>DDAD</sub> /V <sub>REFH</sub> and V <sub>SSAD</sub> /V <sub>REFL</sub> ) | | 1.6.8 | Port A Input/Output (I/O) Pins (PTA7/KBD7-PTA0/KBD0) .41 | | 1.6.9 | Port B I/O Pins (PTB7/AD7–PTB0/AD0) | | 1.6.10 | | | 1.6.11 | Port D I/O Pins (PTD7/T2CH1–PTD0/SS) | | 1.6.12 | Port E I/O Pins (PTE1/RxD–PTE0/TxD) | #### 1.2 Introduction The MC68HC908GP32 is a member of the low-cost, high-performance M68HC08 Family of 8-bit microcontroller units (MCUs). All MCUs in the family use the enhanced M68HC08 central processor unit (CPU08) and are available with a variety of modules, memory sizes and types, and package types. #### 1.3 Features For convenience, features have been organized to reflect: - Standard features of the MC68HC908GP32 - Features of the CPU08 #### 1.3.1 Standard Features of the MC68HC908GP32 - High-performance M68HC08 architecture optimized for C-compilers - Fully upward-compatible object code with M6805, M146805, and M68HC05 Families - 8-MHz internal bus frequency - FLASH program memory security<sup>1</sup> - On-chip programming firmware for use with host personal computer which does not require high voltage for entry - In-system programming - System protection features: - Optional computer operating properly (COP) reset - Low-voltage detection with optional reset and selectable trip points for 3.0-V and 5.0-V operation - Illegal opcode detection with reset - Illegal address detection with reset **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. - Low-power design; fully static with stop and wait modes - Standard low-power modes of operation: - Wait mode - Stop mode - Master reset pin and power-on reset (POR) - 32 Kbytes of on-chip FLASH memory with in-circuit programming capabilities of FLASH program memory - 512 bytes of on-chip random-access memory (RAM) - Serial peripheral interface module (SPI) - Serial communications interface module (SCI) - Two 16-bit, 2-channel timer interface modules (TIM1 and TIM2) with selectable input capture, output compare, and PWM capability on each channel - 8-channel, 8-bit successive approximation analog-to-digital converter (ADC) - BREAK module (BRK) to allow single breakpoint setting during in-circuit debugging - Internal pullups on IRQ and RST to reduce customer system cost - Clock generator module with on-chip 32-kHz crystal compatible PLL (phase-lock loop) - Up to 33 general-purpose input/output (I/O) pins, including: - 26 shared-function I/O pins - Five or seven dedicated I/O pins, depending on package choice - Selectable pullups on inputs only on ports A, C, and D. Selection is on an individual port bit basis. During output mode, pullups are disengaged. - High current 10-mA sink/10-mA source capability on all port pins - Higher current 15-mA sink/source capability on PTC0-PTC4 - Timebase module with clock prescaler circuitry for eight user selectable periodic real-time interrupts with optional active clock source during stop mode for periodic wakeup from stop using an external 32-kHz crystal - Oscillator stop mode enable bit (OSCSTOPENB) in the CONFIG register to allow user selection of having the oscillator enabled or disabled during stop mode - 8-bit keyboard wakeup port - 5-mA maximum current injection on all port pins to maintain input protection - 40-pin plastic dual-in-line package (PDIP), 42-pin shrink dual-in-line package (SDIP), or 44-pin quad flat pack (QFP) - Specific features of the MC68HC908GP32 in 40-pin PDIP are: - Port C is only 5 bits: PTC0–PTC4 - Port D is only 6 bits: PTD0–PTD5; single 2-channel TIM module - Specific features of the MC68HC908GP32 in 42-pin SDIP are: - Port C is only 5 bits: PTC0–PTC4 - Port D is 8 bits: PTD0–PTD7; dual 2-channel TIM modules - Specific features of the MC68HC908GP32 in 44-pin QFP are: - Port C is 7 bits: PTC0–PTC6 - Port D is 8 bits: PTD0–PTD7; dual 2-channel TIM modules #### 1.3.2 Features of the CPU08 Features of the CPU08 include: - Enhanced HC05 programming model - Extensive loop control functions - 16 addressing modes (eight more than the HC05) - 16-bit index register and stack pointer - Memory-to-memory data transfers - Fast 8 × 8 multiply instruction - Fast 16/8 divide instruction - Binary-coded decimal (BCD) instructions - Optimization for controller applications - Efficient C language support ## 1.4 MCU Block Diagram **Figure 1-1** shows the structure of the MC68HC908GP32. Text in parentheses within a module block indicates the module name. Text in parentheses next to a signal indicates the module which uses the signal. Technical Data MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 1-1. MCU Block Diagram ## 1.5 Pin Assignments | Pins not available on 40-pin package | Internal connection | |--------------------------------------|---------------------| | PTC5 | Connected to ground | | PTC6 | Connected to ground | | PTD6/T2CH0 | Unconnected | | PTD7/T2CH1 | Unconnected | Figure 1-2. 40-Pin PDIP Pin Assignments | Pins not available on 42-pin package | Internal connection | |--------------------------------------|---------------------| | PTC5 | Connected to ground | | PTC6 | Connected to ground | Figure 1-3. 42-Pin SDIP Pin Assignments Figure 1-4. 44-Pin QFP Pin Assignments #### 1.6 Pin Functions Descriptions of the pin functions are provided here. ## 1.6.1 Power Supply Pins ( $V_{DD}$ and $V_{SS}$ ) $V_{DD}$ and $V_{SS}$ are the power supply and ground pins. The MCU operates from a single power supply. Fast signal transitions on MCU pins place high, short-duration current demands on the power supply. To prevent noise problems, take special care to provide power supply bypassing at the MCU as **Figure 1-5** shows. Place the C1 bypass capacitor as close to the MCU as possible. MC68HC908GP32•MC68HC08GP32 — Rev. 6 Use a high-frequency-response ceramic capacitor for C1. C2 is an optional bulk current bypass capacitor for use in applications that require the port pins to source high current levels. Figure 1-5. Power Supply Bypassing represent typical applications. ## 1.6.2 Oscillator Pins (OSC1 and OSC2) The OSC1 and OSC2 pins are the connections for the on-chip oscillator circuit. See Section 7. Clock Generator Module (CGMC). ### 1.6.3 External Reset Pin (RST) A logic 0 on the RST pin forces the MCU to a known startup state. RST is bidirectional, allowing a reset of the entire system. It is driven low when any internal reset source is asserted. This pin contains an internal pullup resistor. See Section 19. System Integration Module (SIM). ## 1.6.4 External Interrupt Pin (IRQ) IRQ is an asynchronous external interrupt pin. This pin contains an internal pullup resistor. See **Section 12. External Interrupt (IRQ)**. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 1.6.5 CGM Power Supply Pins ( $V_{DDA}$ and $V_{SSA}$ ) $V_{DDA}$ and $V_{SSA}$ are the power supply pins for the analog portion of the clock generator module (CGM). Connect the $V_{DDA}$ pin to the same voltage potential as $V_{DD}$ , and the $V_{SSA}$ pin to the same voltage potential as $V_{SS}$ . Decoupling of these pins should be as per the digital supply. See Section 7. Clock Generator Module (CGMC). ### 1.6.6 External Filter Capacitor Pin (CGMXFC) CGMXFC is an external filter capacitor connection for the CGM. See Section 7. Clock Generator Module (CGMC). ### 1.6.7 ADC Power Supply/Reference Pins $(V_{DDAD}/V_{REFH})$ and $V_{SSAD}/V_{REFL}$ $V_{DDAD}$ and $V_{SSAD}$ are the power supply pins for the analog-to-digital converter (ADC). Connect the $V_{DDAD}$ pin to the same voltage potential as $V_{DD}$ , and the $V_{SSAD}$ pin to the same voltage potential as $V_{SS}$ . Decoupling of these pins should be as per the digital supply. See Section 5. Analog-to-Digital Converter (ADC). $V_{\mbox{\scriptsize REFH}}$ is the high reference supply for the ADC, and is internally connected to $V_{\mbox{\scriptsize DDAD}}.$ $V_{REFL}$ is the low reference supply for the ADC, and is internally connected to $V_{SSAD}$ . ## 1.6.8 Port A Input/Output (I/O) Pins (PTA7/KBD7-PTA0/KBD0) PTA7–PTA0 are general-purpose, bidirectional I/O port pins. Any or all of the port A pins can be programmed to serve as keyboard interrupt pins. See Section 16. Input/Output (I/O) Ports and Section 13. Keyboard Interrupt Module (KBI). These port pins also have selectable pullups when configured for input mode. The pullups are disengaged when configured for output mode. The pullups are selectable on an individual port bit basis. #### 1.6.9 Port B I/O Pins (PTB7/AD7-PTB0/AD0) PTB7–PTB0 are general-purpose, bidirectional I/O port pins that can also be used for analog-to-digital converter (ADC) inputs. See Section 16. Input/Output (I/O) Ports and Section 5. Analog-to-Digital Converter (ADC). MC68HC908GP32•MC68HC08GP32 — Rev. 6 ### 1.6.10 Port C I/O Pins (PTC6-PTC0) PTC6–PTC0 are general-purpose, bidirectional I/O port pins. See Section 16. Input/Output (I/O) Ports. PTC5 and PTC6 are only available on 44-pin QFP package. These port pins also have selectable pullups when configured for input mode. The pullups are disengaged when configured for output mode. The pullups are selectable on an individual port bit basis. ## 1.6.11 Port D I/O Pins (PTD7/T2CH1-PTD0/SS) PTD7–PTD0 are special-function, bidirectional I/O port pins. PTD0–PTD3 can be programmed to be serial peripheral interface (SPI) pins, while PTD4–PTD7 can be individually programmed to be timer interface module (TIM1 and TIM2) pins. See Section 22. Timer Interface Module (TIM), Section 20. Serial Peripheral Interface Module (SPI), and Section 16. Input/Output (I/O) Ports. PTD6 and PTD7 are only available on 42-SDIP and 44-pin QFP packages. These port pins also have selectable pullups when configured for input mode. The pullups are disengaged when configured for output mode. The pullups are selectable on an individual port bit basis. #### 1.6.12 Port E I/O Pins (PTE1/RxD-PTE0/TxD) PTE0-PTE1 are general-purpose, bidirectional I/O port pins. These pins can also be programmed to be serial communications interface (SCI) pins. See Section 18. Serial Communications Interface Module (SCI) and Section 16. Input/Output (I/O) Ports. NOTE: Any unused inputs and I/O ports should be tied to an appropriate logic level (either $V_{DD}$ or $V_{SS}$ ). Although the I/O ports of the MC68HC908GP32 do not require termination, termination is recommended to reduce the possibility of static damage. # Section 2. Memory Map #### 2.1 Contents | 2.2 | Introduction | .43 | |-----|--------------------------------|-----| | 2.3 | Unimplemented Memory Locations | .43 | | 2.4 | Reserved Memory Locations | .44 | | 2.5 | Input/Output (I/O) Section | .44 | ### 2.2 Introduction The CPU08 can address 64 Kbytes of memory space. The memory map, shown in **Figure 2-1**, includes: - 32,256 bytes of user FLASH memory - 512 bytes of random-access memory (RAM) - 36 bytes of user-defined vectors - 307 bytes of monitor ROM ## 2.3 Unimplemented Memory Locations Accessing an unimplemented location can cause an illegal address reset. In the memory map (Figure 2-1) and in register figures in this document, unimplemented locations are shaded. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 2.4 Reserved Memory Locations Accessing a reserved location can have unpredictable effects on MCU operation. In the **Figure 2-1** and in register figures in this document, reserved locations are marked with the word Reserved or with the letter R. ## 2.5 Input/Output (I/O) Section Most of the control, status, and data registers are in the zero page area of \$0000–\$003F. Additional I/O registers have these addresses: - \$FE00; SIM break status register, SBSR - \$FE01; SIM reset status register, SRSR - \$FE02; reserved, SUBAR - \$FE03; SIM break flag control register, SBFCR - \$FE04; interrupt status register 1, INT1 - \$FE05; interrupt status register 2, INT2 - \$FE06; interrupt status register 3, INT3 - \$FE07; reserved - \$FE08; FLASH control register, FLCR - \$FE09; break address register high, BRKH - \$FE0A; break address register low, BRKL - \$FE0B; break status and control register, BRKSCR - \$FE0C; LVI status register, LVISR - \$FF7E; FLASH block protect register, FLBPR - \$FFFF; COP control register, COPCTL Data registers are shown in **Figure 2-2**. **Table 2-1** is a list of vector locations. Figure 2-1. Memory Map MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 2-1. Memory Map (Continued) Memory Map 46 Figure 2-2. Control, Status, and Data Registers (Sheet 1 of 8) MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 2-2. Control, Status, and Data Registers (Sheet 2 of 8) Technical Data MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 2-2. Control, Status, and Data Registers (Sheet 3 of 8) MC68HC908GP32•MC68HC08GP32 — Rev. 6 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-------------------|-------------------------------------------------|-----------------|--------------|---------------|------------|---------------|----------------------|-------------|--------|----------| | | Configuration Register 2 | Read: | 0 | 0 | 0 | 0 | 0 | 0 | OSC- | SCIBD- | | \$001E (CONFIG2)† | Write: | | | | | | | STOPENB | SRC | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$001F | Configuration Register 1 (CONFIG1) <sup>†</sup> | Read:<br>Write: | COPRS | LVISTOP | LVIRSTD | LVIPWRD | LVI5OR3 <sup>†</sup> | SSREC | STOP | COPD | | | (CONFIGI) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer 1 Status and Control | Read: | TOF | | | 0 | 0 | | | | | \$0020 | Register | Write: | 0 | TOIE | TSTOP | TRST | | PS2 | PS1 | PS0 | | | (T1SC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | Timer 1 Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$0021 | Register High | Write: | | | | | | | | | | | (T1CNTH) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer 1 Counter | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$0022 | | Write: | | | | | | | | | | | (T1CNTL) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0023 | Timer 1 Counter Modulo<br>023 Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T1MODH) | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$0024 | Timer 1 Counter Modulo Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | (T1MODL) | | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Timer 1 Channel 0 Status | Read: | CH0F | OLIGIE | 14000 | 14004 | El 00D | EL 004 | TO) (0 | OLIONANY | | \$0025 | and Control Register | Write: | 0 | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | (T1SC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0026 | Timer 1 Channel 0<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T1CH0H) <sub>F</sub> | | | | | Indeterminat | e after reset | t | | <u> </u> | | \$0027 | Timer 1 Channel 0<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (T1CH0L) | Reset: | | | | Indeterminat | te after reset | | - ' | | | † One-ti | me writable register after ea | ıch rese | t, except LV | 'I5OR3 bit. L | VI5OR3 bit | is only reset | t via POR (p | ower-on res | set). | | | | | | | = Unimple | mented | R = Reserv | ed | U = Unaffe | cted | | Figure 2-2. Control, Status, and Data Registers (Sheet 4 of 8) Technical Data MC68HC908GP32•MC68HC08GP32 — Rev. 6 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|-----------------------------------------|-----------------|-----------------------------|-----------|--------|-------------|---------------|------------|------|--------| | | Timer 1 Channel 1 Status | | CH1F | CH1IE | 0 | MS1A | ELS1B | ELS1A | TOV1 | CH1MAX | | \$0028 | and Control Register | | 0 | CHILE | | IVISTA | ELSID | ELSTA | 1001 | CHIWAX | | | (T1SC1) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0029 | Timer 1 Channel 1<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T1CH1H) | Reset: | | | | Indetermina | te after rese | t | | | | \$002A | Timer 1 Channel 1<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (T1CH1L) | Reset: | | | | Indetermina | te after rese | t | | | | | Timer 2 Status and Control | Read: | TOF | TOIE | TOTOD | 0 | 0 | DCO | DC1 | PS0 | | \$002B | Register | Write: | 0 | TOIE | TSTOP | TRST | | PS2 | PS1 | P30 | | | (T2SC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | Timer 2 Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | \$002C | \$002C Register High | Write: | | | | | | | | | | | (T2CNTH) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Timer 2 Counter | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | \$002D | PD Register Low<br>(T2CNTL) | Write: | | | | | | | | | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$002E | Timer 2 Counter Modulo<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T2MODH) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | \$002F | Timer 2 Counter Modulo<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (T2MODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | Timer 2 Channel 0 Status | Read: | CH0F | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | СНОМАХ | | \$0030 | and Control Register | Write: | 0 | CHOIL | MOOD | IVISUA | ELSUB | ELSUA | 1000 | CH0MAX | | | (T2SC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0031 | Timer 2 Channel 0<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (T2CH0H) | Reset: | : Indeterminate after reset | | | | | t | | | | | | | | = Unimple | mented | R = Reserv | red | U = Unaffe | cted | | Figure 2-2. Control, Status, and Data Registers (Sheet 5 of 8) MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 2-2. Control, Status, and Data Registers (Sheet 6 of 8) Technical Data MC68HC908GP32•MC68HC08GP32 - Rev. 6 Figure 2-2. Control, Status, and Data Registers (Sheet 7 of 8) MC68HC908GP32•MC68HC08GP32 — Rev. 6 | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------|---------------------------------------|-----------------|--------|----------------------------------------|--------|-------------|--------------|------------|-------|-------| | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | IF16 | IF15 | | \$FE06 | Interrupt Status Register 3<br>(INT3) | Write: | R | R | R | R | R | R | R | R | | | () | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE07 | Reserved | Read:<br>Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 1 IV/ENI | 14400 | EDAGE | DOM | | \$FE08 | FLASH Control Register (FLCR) | Write: | | | | | HVEN | MASS | ERASE | PGM | | | ( | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE09 | Break Address<br>Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | (BRKH) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0A | Break Address<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | (BRKL) | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Break Status and Control | Read: | BRKE | BRKA | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0B Register | Write: | DUVE | DRIVA | | | | | | | | | (BRKSCR) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | LVIOUT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FE0C | LVI Status Register<br>(LVISR) | Write: | | | | | | | | | | | ( - / | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$FF7E | FLASH Block Protect<br>Register | Read:<br>Write: | BPR7 | BPR6 | BPR5 | BPR4 | BPR3 | BPR2 | BPR1 | BPR0 | | | (FLBPR) <sup>†</sup> | Reset: | U | U | U | U | U | U | U | U | | | | Read: | | | | Low byte of | reset vector | | | | | \$FFFF | COP Control Register (COPCTL) | Write: | | Writing clears COP counter (any value) | | | | | | | | | (33.312) | Reset: | | | | Unaffecte | d by reset | | | | | † Non-vo | † Non-volatile FLASH register | | | | | | | | | | | | | | | = Unimple | mented | R = Reserv | ed | U = Unaffe | cted | | Figure 2-2. Control, Status, and Data Registers (Sheet 8 of 8) **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Table 2-1. Vector Addresses** | Vector Priority | Vector | Address | Vector | |-----------------|--------|---------|---------------------------------------| | Lowest | IF16 | \$FFDC | Timebase Vector (High) | | <b>A</b> | IFIG | \$FFDD | Timebase Vector (Low) | | | IF15 | \$FFDE | ADC Conversion Complete Vector (High) | | | 1113 | \$FFDF | ADC Conversion Complete Vector (Low) | | | IF14 | \$FFE0 | Keyboard Vector (High) | | | 11714 | \$FFE1 | Keyboard Vector (Low) | | | IF13 | \$FFE2 | SCI Transmit Vector (High) | | | IFIS | \$FFE3 | SCI Transmit Vector (Low) | | | IF12 | \$FFE4 | SCI Receive Vector (High) | | | 11712 | \$FFE5 | SCI Receive Vector (Low) | | | IF11 | \$FFE6 | SCI Error Vector (High) | | | 11511 | \$FFE7 | SCI Error Vector (Low) | | | IF10 | \$FFE8 | SPI Transmit Vector (High) | | | IFIU | \$FFE9 | SPI Transmit Vector (Low) | | | IF9 | \$FFEA | SPI Receive Vector (High) | | | IF9 | \$FFEB | SPI Receive Vector (Low) | | | IF8 | \$FFEC | TIM2 Overflow Vector (High) | | | IFO | \$FFED | TIM2 Overflow Vector (Low) | | | IF7 | \$FFEE | TIM2 Channel 1 Vector (High) | | | IF/ | \$FFEF | TIM2 Channel 1 Vector (Low) | | | IF6 | \$FFF0 | TIM2 Channel 0 Vector (High) | | | 11 0 | \$FFF1 | TIM2 Channel 0 Vector (Low) | | | IF5 | \$FFF2 | TIM1 Overflow Vector (High) | | | 0 | \$FFF3 | TIM1 Overflow Vector (Low) | | | IF4 | \$FFF4 | TIM1 Channel 1 Vector (High) | | | | \$FFF5 | TIM1 Channel 1 Vector (Low) | | | | \$FFF6 | TIM1 Channel 0 Vector (High) | | | IF3 | \$FFF7 | TIM1 Channel 0 Vector (Low) | | | IF2 | \$FFF8 | PLL Vector (High) | | | 1172 | \$FFF9 | PLL Vector (Low) | | | IF1 | \$FFFA | IRQ Vector (High) | | | IF I | \$FFFB | IRQ Vector (Low) | | | | \$FFFC | SWI Vector (High) | | | _ | \$FFFD | SWI Vector (Low) | | ₩ | | \$FFFE | Reset Vector (High) | | Highest | | \$FFFF | Reset Vector (Low) | MC68HC908GP32•MC68HC08GP32—Rev. 6 # **Section 3. Low-Power Modes** ## 3.1 Contents | 3.2<br>3.2.1<br>3.2.2 | Introduction58Wait Mode58Stop Mode59 | |-----------------------|---------------------------------------------------------| | 3.3<br>3.3.1<br>3.3.2 | Analog-to-Digital Converter (ADC) | | 3.4<br>3.4.1<br>3.4.2 | Break Module (BRK). 59 Wait Mode 59 Stop Mode 60 | | 3.5<br>3.5.1<br>3.5.2 | Central Processor Unit (CPU)60Wait Mode60Stop Mode60 | | 3.6<br>3.6.1<br>3.6.2 | Clock Generator Module (CGM) | | 3.7<br>3.7.1<br>3.7.2 | Computer Operating Properly Module (COP) | | 3.8<br>3.8.1<br>3.8.2 | External Interrupt Module (IRQ) | | 3.9<br>3.9.1<br>3.9.2 | Keyboard Interrupt Module (KBI)62Wait Mode62Stop Mode62 | | 3.10<br>3.10.1 | Low-Voltage Inhibit Module (LVI) | MC68HC908GP32•MC68HC08GP32 — Rev. 6 | 3.10.2 | Stop Mode | |--------|----------------------------------------------| | 3.11 | Serial Communications Interface Module (SCI) | | 3.11.1 | Wait Mode | | 3.11.2 | Stop Mode | | 3.12 | Serial Peripheral Interface Module (SPI)64 | | 3.12.1 | Wait Mode | | 3.12.2 | Stop Mode | | 3.13 | Timer Interface Module (TIM1 and TIM2)64 | | 3.13.1 | Wait Mode64 | | 3.13.2 | Stop Mode | | 3.14 | Timebase Module (TBM)65 | | 3.14.1 | Wait Mode | | 3.14.2 | Stop Mode | | 3.15 | Exiting Wait Mode65 | | 3.16 | Exiting Stop Mode67 | ### 3.2 Introduction The MCU may enter two low-power modes: wait mode and stop mode. They are common to all HC08 MCUs and are entered through instruction execution. This section describes how each module acts in the low-power modes. #### 3.2.1 Wait Mode The WAIT instruction puts the MCU in a low-power standby mode in which the CPU clock is disabled but the bus clock continues to run. Power consumption can be further reduced by disabling the LVI module and/or the timebase module through bits in the CONFIG register. (See Section 8. Configuration Register (CONFIG).) #### 3.2.2 Stop Mode Stop mode is entered when a STOP instruction is executed. The CPU clock is disabled and the bus clock is disabled if the OSCSTOPENB bit in the CONFIG register is at a logic 0. (See Section 8. Configuration Register (CONFIG).) ## 3.3 Analog-to-Digital Converter (ADC) #### 3.3.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH4–ADCH0 bits in the ADC status and control register before executing the WAIT instruction. ### 3.3.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode after an external interrupt. Allow one conversion cycle to stabilize the analog circuitry. ## 3.4 Break Module (BRK) #### 3.4.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if the SBSW bit in the break status register is set. ### 3.4.2 Stop Mode The break module is inactive in stop mode. A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. The STOP instruction does not affect break module register states. ## 3.5 Central Processor Unit (CPU) #### 3.5.1 Wait Mode The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock ## 3.5.2 Stop Mode The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. ## 3.6 Clock Generator Module (CGM) #### 3.6.1 Wait Mode The CGM remains active in wait mode. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL). Less power-sensitive **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 applications can disengage the PLL without turning it off. Applications that require the PLL to wake the MCU from wait mode also can deselect the PLL output without turning off the PLL. ### 3.6.2 Stop Mode If the OSCSTOPEN bit in the CONFIG register is cleared (default), then the STOP instruction disables the CGM (oscillator and phase-locked loop) and holds low all CGM outputs (CGMXCLK, CGMOUT, and CGMINT). If the STOP instruction is executed with the VCO clock, CGMVCLK, divided by two driving CGMOUT, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the crystal clock, CGMXCLK, divided by two as the source of CGMOUT. When the MCU recovers from STOP, the crystal clock divided by two drives CGMOUT and BCS remains clear. If the OSCSTOPEN bit in the CONFIG register is set, then the phase locked loop is shut off but the oscillator will continue to operate in stop mode. ## 3.7 Computer Operating Properly Module (COP) #### 3.7.1 Wait Mode The COP remains active in wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine. ### 3.7.2 Stop Mode Stop mode turns off the CGMXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. MC68HC908GP32•MC68HC08GP32 — Rev. 6 The STOP bit in the configuration register (CONFIG) enables the STOP instruction. To prevent inadvertently turning off the COP with a STOP instruction, disable the STOP instruction by clearing the STOP bit. ## 3.8 External Interrupt Module (IRQ) #### 3.8.1 Wait Mode The IRQ module remains active in wait mode. Clearing the IMASK bit in the IRQ status and control register enables $\overline{\text{IRQ}}$ CPU interrupt requests to bring the MCU out of wait mode. ### 3.8.2 Stop Mode The IRQ module remains active in stop mode. Clearing the IMASK bit in the IRQ status and control register enables IRQ CPU interrupt requests to bring the MCU out of stop mode. ## 3.9 Keyboard Interrupt Module (KBI) #### 3.9.1 Wait Mode The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode. ### 3.9.2 Stop Mode The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. ## 3.10 Low-Voltage Inhibit Module (LVI) #### 3.10.1 Wait Mode If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode. ### 3.10.2 Stop Mode If enabled, the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode. ## 3.11 Serial Communications Interface Module (SCI) #### 3.11.1 Wait Mode The SCI module remains active in wait mode. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode. If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction. ## 3.11.2 Stop Mode The SCI module is inactive in stop mode. The STOP instruction does not affect SCI register states. SCI module operation resumes after the MCU exits stop mode. Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data. ## 3.12 Serial Peripheral Interface Module (SPI) #### 3.12.1 Wait Mode The SPI module remains active in wait mode. Any enabled CPU interrupt request from the SPI module can bring the MCU out of wait mode. If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT instruction. ### 3.12.2 Stop Mode The SPI module is inactive in stop mode. The STOP instruction does not affect SPI register states. SPI operation resumes after an external interrupt. If stop mode is exited by reset, any transfer in progress is aborted, and the SPI is reset. ## 3.13 Timer Interface Module (TIM1 and TIM2) #### 3.13.1 Wait Mode The TIM remains active in wait mode. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. ## 3.13.2 Stop Mode The TIM is inactive in stop mode. The STOP instruction does not affect register states or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt. ## 3.14 Timebase Module (TBM) #### 3.14.1 Wait Mode The timebase module remains active after execution of the WAIT instruction. In wait mode, the timebase register is not accessible by the CPU. If the timebase functions are not required during wait mode, reduce the power consumption by stopping the timebase before enabling the WAIT instruction. ### 3.14.2 Stop Mode The timebase module may remain active after execution of the STOP instruction if the oscillator has been enabled to operate during stop mode through the OSCSTOPEN bit in the CONFIG register. The timebase module can be used in this mode to generate a periodic wakeup from stop mode. If the oscillator has not been enabled to operate in stop mode, the timebase module will not be active during stop mode. In stop mode, the timebase register is not accessible by the CPU. If the timebase functions are not required during stop mode, reduce the power consumption by stopping the timebase before enabling the STOP instruction. ## 3.15 Exiting Wait Mode These events restart the CPU clock and load the program counter with the reset vector or with an interrupt vector: External reset — A logic 0 on the RST pin resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF. - External interrupt A high-to-low transition on an external interrupt pin (IRQ pin) loads the program counter with the contents of locations: \$FFFA and \$FFFB; IRQ pin. - Break interrupt A break interrupt loads the program counter with the contents of \$FFFC and \$FFFD. - Computer operating properly module (COP) reset A timeout of the COP counter resets the MCU and loads the program counter with the contents of \$FFFE and \$FFFF. - Low-voltage inhibit module (LVI) reset A power supply voltage below the V<sub>tripf</sub> voltage resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF. - Clock generator module (CGM) interrupt A CPU interrupt request from the phase-locked loop (PLL) loads the program counter with the contents of \$FFF8 and \$FFF9. - Keyboard module (KBI) interrupt A CPU interrupt request from the KBI module loads the program counter with the contents of \$FFE0 and \$FFE1. - Timer 1 interface module (TIM1) interrupt A CPU interrupt request from the TIM1 loads the program counter with the contents of: - SFFF2 and SFFF3; TIM1 overflow - SFFF4 and SFFF5; TIM1 channel 1 - FFF6 and \$FFF7; TIM1 channel 0 - Timer 2 interface module (TIM2) interrupt A CPU interrupt request from the TIM2 loads the program counter with the contents of: - SFFEC and SFFED; TIM2 overflow - SFFEE and SFFEF; TIM2 channel 1 - FFF0 and \$FFF1; TIM2 channel 0 - Serial peripheral interface module (SPI) interrupt A CPU interrupt request from the SPI loads the program counter with the contents of: - \$FFE8 and \$FFE9; SPI transmitter - SFFEA and SFFEB; SPI receiver - Serial communications interface module (SCI) interrupt A CPU interrupt request from the SCI loads the program counter with the contents of: - \$FFE2 and \$FFE3; SCI transmitter - \$FFE4 and \$FFE5; SCI receiver - \$FFE6 and \$FFE7; SCI receiver error - Analog-to-digital converter module (ADC) interrupt A CPU interrupt request from the ADC loads the program counter with the contents of: \$FFDE and \$FFDF; ADC conversion complete. - Timebase module (TBM) interrupt A CPU interrupt request from the TBM loads the program counter with the contents of: \$FFDC and \$FFDD; TBM interrupt. ## 3.16 Exiting Stop Mode These events restart the system clocks and load the program counter with the reset vector or with an interrupt vector: - External reset A logic 0 on the RST pin resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF. - External interrupt A high-to-low transition on an external interrupt pin loads the program counter with the contents of locations: - \$FFFA and \$FFFB; IRQ pin - \$FFE0 and \$FFE1; keyboard interrupt pins - Low-voltage inhibit (LVI) reset A power supply voltage below the LVI<sub>tripf</sub> voltage resets the MCU and loads the program counter with the contents of locations \$FFFE and \$FFFF. - Break interrupt A break interrupt loads the program counter with the contents of locations \$FFFC and \$FFFD. Timebase module (TBM) interrupt — A TBM interrupt loads the program counter with the contents of locations \$FFDC and \$FFDD when the timebase counter has rolled over. This allows the TBM to generate a periodic wakeup from stop mode. Upon exit from stop mode, the system clocks begin running after an oscillator stabilization delay. A 12-bit stop recovery counter inhibits the system clocks for 4096 CGMXCLK cycles after the reset or external interrupt. The short stop recovery bit, SSREC, in the configuration register controls the oscillator stabilization delay during stop recovery. Setting SSREC reduces stop recovery time from 4096 CGMXCLK cycles to 32 CGMXCLK cycles. **NOTE:** Use the full stop recovery time (SSREC = 0) in applications that use an external crystal. # Section 4. Resets and Interrupts ## 4.1 Contents | 4.2 Intro | oduction70 | |-----------|-------------------------------------| | 4.3 Res | ets70 | | 4.3.1 E | Effects | | 4.3.2 E | external Reset | | 4.3.3 Ir | nternal Reset71 | | 4.3.3.1 | Power-On Reset72 | | 4.3.3.2 | COP Reset | | 4.3.3.3 | Low-Voltage Inhibit Reset73 | | 4.3.3.4 | Illegal Opcode Reset | | 4.3.3.5 | Illegal Address Reset | | 4.3.4 S | SIM Reset Status Register74 | | 4.4 Inte | rrupts | | 4.4.1 E | Effects | | 4.4.2 S | Sources | | 4.4.2.1 | SWI Instruction80 | | 4.4.2.2 | Break Interrupt | | 4.4.2.3 | IRQ Pin80 | | 4.4.2.4 | CGM80 | | 4.4.2.5 | TIM180 | | 4.4.2.6 | TIM281 | | 4.4.2.7 | SPI | | 4.4.2.8 | SCI82 | | 4.4.2.9 | KBD0-KBD7 Pins | | 4.4.2.10 | ADC (Analog-to-Digital Converter)83 | | 4.4.2.11 | TBM (Timebase Module) | | 4.4.3 Ir | nterrupt Status Registers84 | | 4.4.3.1 | Interrupt Status Register 185 | | 4.4.3.2 | Interrupt Status Register 285 | | 4.4.3.3 | Interrupt Status Register 386 | | | | MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## **Resets and Interrupts** ### 4.2 Introduction Resets and interrupts are responses to exceptional events during program execution. A reset re-initializes the MCU to its startup condition. An interrupt vectors the program counter to a service routine. #### 4.3 Resets A reset immediately returns the MCU to a known startup condition and begins program execution from a user-defined memory location. #### 4.3.1 Effects #### A reset: - Immediately stops the operation of the instruction being executed - Initializes certain control and status bits - Loads the program counter with a user-defined reset vector address from locations \$FFFE and \$FFFF - Selects CGMXCLK divided by four as the bus clock #### 4.3.2 External Reset A logic 0 applied to the $\overline{RST}$ pin for a time, $t_{IRL}$ , generates an external reset. An external reset sets the PIN bit in the SIM reset status register. ### 4.3.3 Internal Reset #### Sources: - Power-on reset (POR) - Computer operating properly (COP) - Low-power reset circuits - Illegal opcode - Illegal address All internal reset sources pull the $\overline{RST}$ pin low for 32 CGMXCLK cycles to allow resetting of external devices. The MCU is held in reset for an additional 32 CGMXCLK cycles after releasing the $\overline{RST}$ pin. Figure 4-1. Internal Reset Timing ### 4.3.3.1 Power-On Reset A power-on reset (POR) is an internal reset caused by a positive transition on the $V_{DD}$ pin. $V_{DD}$ at the POR must go completely to 0 V to reset the MCU. This distinguishes between a reset and a POR. The POR is not a brown-out detector, low-voltage detector, or glitch detector. #### A power-on reset: - Holds the clocks to the CPU and modules inactive for an oscillator stabilization delay of 4096 CGMXCLK cycles - Drives the RST pin low during the oscillator stabilization delay - Releases the RST pin 32 CGMXCLK cycles after the oscillator stabilization delay - Releases the CPU to begin the reset vector sequence 64 CGMXCLK cycles after the oscillator stabilization delay - Sets the POR and LP bits in the SIM reset status register and clears all other bits in the register 1. PORRST is an internally generated power-on reset pulse. Figure 4-2. Power-On Reset Recovery #### 4.3.3.2 COP Reset A COP reset is an internal reset caused by an overflow of the COP counter. A COP reset sets the COP bit in the system integration module (SIM) reset status register. To clear the COP counter and prevent a COP reset, write any value to the COP control register at location \$FFFF. ## 4.3.3.3 Low-Voltage Inhibit Reset A low-voltage inhibit (LVI) reset is an internal reset caused by a drop in the power supply voltage to the LVI<sub>triof</sub> voltage. #### An LVI reset: - Holds the clocks to the CPU and modules inactive for an oscillator stabilization delay of 4096 CGMXCLK cycles after the power supply voltage rises to the LVI<sub>tripr</sub> voltage - Drives the RST pin low for as long as V<sub>DD</sub> is below the LVI<sub>tripr</sub> voltage and during the oscillator stabilization delay - Releases the RST pin 32 CGMXCLK cycles after the oscillator stabilization delay - Releases the CPU to begin the reset vector sequence 64 CGMXCLK cycles after the oscillator stabilization delay - Sets the LVI bit in the SIM reset status register #### 4.3.3.4 Illegal Opcode Reset An illegal opcode reset is an internal reset caused by an opcode that is not in the instruction set. An illegal opcode reset sets the ILOP bit in the SIM reset status register. If the stop enable bit, STOP, in the mask option register is a logic 0, the STOP instruction causes an illegal opcode reset. ## 4.3.3.5 Illegal Address Reset An illegal address reset is an internal reset caused by opcode fetch from an unmapped address. An illegal address reset sets the ILAD bit in the SIM reset status register. A data fetch from an unmapped address does not generate a reset. # 4.3.4 SIM Reset Status Register This read-only register contains flags to show reset sources. All flag bits are automatically cleared following a read of the register. Reset service can read the SIM reset status register to clear the register after power-on reset and to determine the source of any subsequent reset. The register is initialized on power-up as shown with the POR bit set and all other bits cleared. During a POR or any other internal reset, the $\overline{\text{RST}}$ pin is pulled low. After the pin is released, it will be sampled 32 CGMXCLK cycles later. If the pin is not above a $V_{\text{IH}}$ at that time, then the PIN bit in the SRSR may be set in addition to whatever other bits are set. #### NOTE: Only a read of the SIM reset status register clears all reset flags. After multiple resets from different sources without reading the register, multiple flags remain set. Figure 4-3. SIM Reset Status Register (SRSR) POR — Power-On Reset Flag 1 = Power-on reset since last read of SRSR 0 = Read of SRSR since last power-on reset - PIN External Reset Flag - 1 = External reset via $\overline{RST}$ pin since last read of SRSR - 0 = POR or read of SRSR since last external reset - COP Computer Operating Properly Reset Bit - 1 = Last reset caused by timeout of COP counter - 0 = POR or read of SRSR - ILOP Illegal Opcode Reset Bit - 1 = Last reset caused by an illegal opcode - 0 = POR or read of SRSR - ILAD Illegal Address Reset Bit - 1 = Last reset caused by an opcode fetch from an illegal address - 0 = POR or read of SRSR - MODRST Monitor Mode Entry Module Reset Bit - 1 = Last reset caused by monitor mode entry when vector locations \$FFFE and \$FFFF are \$FF after POR while $\overline{IRQ} = V_{DD}$ - 0 = POR or read of SRSR - LVI Low-Voltage Inhibit Reset Bit - 1 = Last reset caused by low-power supply voltage - 0 = POR or read of SRSR # 4.4 Interrupts An interrupt temporarily changes the sequence of program execution to respond to a particular event. An interrupt does not stop the operation of the instruction being executed, but begins when the current instruction completes its operation. #### 4.4.1 Effects #### An interrupt: Saves the CPU registers on the stack. At the end of the interrupt, the RTI instruction recovers the CPU registers from the stack so that normal processing can resume. MC68HC908GP32•MC68HC08GP32 — Rev. 6 - Sets the interrupt mask (I bit) to prevent additional interrupts. Once an interrupt is latched, no other interrupt can take precedence, regardless of its priority. - Loads the program counter with a user-defined vector address <sup>\*</sup>High byte of index register is not stacked. Figure 4-4. Interrupt Stacking Order After every instruction, the CPU checks all pending interrupts if the I bit is not set. If more than one interrupt is pending when an instruction is done, the highest priority interrupt is serviced first. In the example shown in **Figure 4-5**, if an interrupt is pending upon exit from the interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 4-5. Interrupt Recognition Example The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation. **NOTE:** To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, save the H register and then restore it prior to exiting the routine. Figure 4-6. Interrupt Processing ## 4.4.2 Sources The sources in **Table 4-1** can generate CPU interrupt requests. **Table 4-1. Interrupt Sources** | · · · · · · · · · · · · · · · · · · · | | | | | | | |---------------------------------------|------|---------------------|--------------------------|-------------------------|-------------------|--| | Source | Flag | Mask <sup>(1)</sup> | INT Register<br>Flag | Priority <sup>(2)</sup> | Vector<br>Address | | | Reset | None | None | None | 0 | \$FFFE—\$FFFF | | | SWI instruction | None | None | None | 0 | \$FFFC—\$FFFD | | | IRQ pin | IRQF | IMASK | IF1 | 1 | \$FFFA—\$FFFB | | | CGM (PLL) | PLLF | PLLIE | IF2 | 2 | \$FFF8-\$FFF9 | | | TIM1 channel 0 | CH0F | CH0IE | IF3 | 3 | \$FFF6-\$FFF7 | | | TIM1 channel 1 | CH1F | CH1IE | IF4 | 4 | \$FFF4-\$FFF5 | | | TIM1 overflow | TOF | TOIE | IF5 | 5 | \$FFF2-\$FFF3 | | | TIM2 channel 0 | CH0F | CH0IE | IF6 | 6 | \$FFF0-\$FFF1 | | | TIM2 channel 1 | CH1F | CH1IE | IF7 | 7 | \$FFEE-\$FFEF | | | TIM2 overflow | TOF | TOIE | IF8 | 8 | \$FFEC-\$FFED | | | SPI receiver full | SPRF | SPRIE | | | \$FFEA-\$FFEB | | | SPI overflow | OVRF | ERRIE | IF9 | 9 | | | | SPI mode fault | MODF | ERRIE | | | | | | SPI transmitter empty | SPTE | SPTIE | IF10 | 10 | \$FFE8-\$FFE9 | | | SCI receiver overrun | OR | ORIE | | | | | | SCI noise fag | NF | NEIE | | | \$FFE6-\$FFE7 | | | SCI framing error | FE | FEIE | | | | | | SCI parity error | PE | PEIE | | | | | | SCI receiver full | SCRF | SCRIE | IF12 | 2 12 | \$FFE4-\$FFE5 | | | SCI input idle | IDLE | ILIE | 1112 | | | | | SCI transmitter empty | SCTE | SCTIE | IE12 | 10 10 | \$FFE2-\$FFE3 | | | SCI transmission complete | TC | TCIE | - IF13 13 \$FFE2–\$F | | ψ11 L2-ΦΓΓΕ3 | | | Keyboard pin | KEYF | IMASKK | IF14 | 14 | \$FFE0-\$FFE1 | | | ADC conversion complete | coco | AIEN | IF15 | 15 | \$FFDE-\$FFDF | | | Timebase | TBIF | TBIE | IF16 | 16 | \$FFDC-\$FFDD | | #### Note: <sup>1.</sup> The I bit in the condition code register is a global mask for all interrupt sources except the SWI instruction. <sup>2. 0 =</sup> highest priority # **Resets and Interrupts** #### 4.4.2.1 SWI Instruction The software interrupt instruction (SWI) causes a non-maskable interrupt. **NOTE:** A software interrupt pushes PC onto the stack. An SWI does **not** push PC – 1, as a hardware interrupt does. #### 4.4.2.2 Break Interrupt The break module causes the CPU to execute an SWI instruction at a software-programmable break point. 4.4.2.3 TRQ Pin A logic 0 on the IRQ pin latches an external interrupt request. #### 4.4.2.4 CGM The CGM can generate a CPU interrupt request every time the phase-locked loop circuit (PLL) enters or leaves the locked state. When the LOCK bit changes state, the PLL flag (PLLF) is set. The PLL interrupt enable bit (PLLIE) enables PLLF CPU interrupt requests. LOCK is in the PLL bandwidth control register. PLLF is in the PLL control register. #### 4.4.2.5 TIM1 #### TIM1 CPU interrupt sources: - TIM1 overflow flag (TOF) The TOF bit is set when the TIM1 counter reaches the modulo value programmed in the TIM1 counter modulo registers. The TIM1 overflow interrupt enable bit, TOIE, enables TIM1 overflow CPU interrupt requests. TOF and TOIE are in the TIM1 status and control register. - TIM1 channel flags (CH1F–CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. The channel x interrupt enable bit, CHxIE, enables channel x TIM1 CPU interrupt requests. CHxF and CHxIE are in the TIM1 channel x status and control register. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### 4.4.2.6 TIM2 #### TIM2 CPU interrupt sources: - TIM2 overflow flag (TOF) The TOF bit is set when the TIM2 counter reaches the modulo value programmed in the TIM2 counter modulo registers. The TIM2 overflow interrupt enable bit, TOIE, enables TIM2 overflow CPU interrupt requests. TOF and TOIE are in the TIM2 status and control register. - TIM2 channel flags (CH1F-CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. The channel x interrupt enable bit, CHxIE, enables channel x TIM2 CPU interrupt requests. CHxF and CHxIE are in the TIM2 channel x status and control register. #### 4.4.2.7 SPI #### SPI CPU interrupt sources: - SPI receiver full bit (SPRF) The SPRF bit is set every time a byte transfers from the shift register to the receive data register. The SPI receiver interrupt enable bit, SPRIE, enables SPRF CPU interrupt requests. SPRF is in the SPI status and control register and SPRIE is in the SPI control register. - SPI transmitter empty (SPTE) The SPTE bit is set every time a byte transfers from the transmit data register to the shift register. The SPI transmit interrupt enable bit, SPTIE, enables SPTE CPU interrupt requests. SPTE is in the SPI status and control register and SPTIE is in the SPI control register. - Mode fault bit (MODF) The MODF bit is set in a slave SPI if the SS pin goes high during a transmission with the mode fault enable bit (MODFEN) set. In a master SPI, the MODF bit is set if the SS pin goes low at any time with the MODFEN bit set. The error interrupt enable bit, ERRIE, enables MODF CPU interrupt requests. MODF, MODFEN, and ERRIE are in the SPI status and control register. Overflow bit (OVRF) — The OVRF bit is set if software does not read the byte in the receive data register before the next full byte enters the shift register. The error interrupt enable bit, ERRIE, enables OVRF CPU interrupt requests. OVRF and ERRIE are in the SPI status and control register. 4.4.2.8 SCI ## SCI CPU interrupt sources: - SCI transmitter empty bit (SCTE) SCTE is set when the SCI data register transfers a character to the transmit shift register. The SCI transmit interrupt enable bit, SCTIE, enables transmitter CPU interrupt requests. SCTE is in SCI status register 1. SCTIE is in SCI control register 2. - Transmission complete bit (TC) TC is set when the transmit shift register and the SCI data register are empty and no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, enables transmitter CPU interrupt requests. TC is in SCI status register 1. TCIE is in SCI control register 2. - SCI receiver full bit (SCRF) SCRF is set when the receive shift register transfers a character to the SCI data register. The SCI receive interrupt enable bit, SCRIE, enables receiver CPU interrupts. SCRF is in SCI status register 1. SCRIE is in SCI control register 2. - Idle input bit (IDLE) IDLE is set when 10 or 11 consecutive logic 1s shift in from the RxD pin. The idle line interrupt enable bit, ILIE, enables IDLE CPU interrupt requests. IDLE is in SCI status register 1. ILIE is in SCI control register 2. - Receiver overrun bit (OR) OR is set when the receive shift register shifts in a new character before the previous character was read from the SCI data register. The overrun interrupt enable bit, ORIE, enables OR to generate SCI error CPU interrupt requests. OR is in SCI status register 1. ORIE is in SCI control register 3. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 - Noise flag (NF) NF is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, enables NF to generate SCI error CPU interrupt requests. NF is in SCI status register 1. NEIE is in SCI control register 3. - Framing error bit (FE) FE is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, enables FE to generate SCI error CPU interrupt requests. FE is in SCI status register 1. FEIE is in SCI control register 3. - Parity error bit (PE) PE is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, enables PE to generate SCI error CPU interrupt requests. PE is in SCI status register 1. PEIE is in SCI control register 3. #### 4.4.2.9 KBD0-KBD7 Pins A logic 0 on a keyboard interrupt pin latches an external interrupt request. # 4.4.2.10 ADC (Analog-to-Digital Converter) When the AIEN bit is set, the ADC module is capable of generating a CPU interrupt after each ADC conversion. The COCO bit is not used as a conversion complete flag when interrupts are enabled. #### 4.4.2.11 TBM (Timebase Module) The timebase module can interrupt the CPU on a regular basis with a rate defined by TBR2–TBR0. When the timebase counter chain rolls over, the TBIF flag is set. If the TBIE bit is set, enabling the timebase interrupt, the counter chain overflow will generate a CPU interrupt request. Interrupts must be acknowledged by writing a logic 1 to the TACK bit. # 4.4.3 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 4-2** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Table 4-2. Interrupt Source Flags** | Interrupt Source | Interrupt Status<br>Register Flag | |-------------------------|-----------------------------------| | Reset | _ | | SWI instruction | _ | | ĪRQ pin | IF1 | | CGM (PLL) | IF2 | | TIM1 channel 0 | IF3 | | TIM1 channel 1 | IF4 | | TIM1 overflow | IF5 | | TIM2 channel 0 | IF6 | | TIM2 channel 1 | IF7 | | TIM2 overflow | IF8 | | SPI receive | IF9 | | SPI transmit | IF10 | | SCI error | IF11 | | SCI receive | IF12 | | SCI transmit | IF13 | | Keyboard | IF14 | | ADC conversion complete | IF15 | | Timebase | IF16 | ### 4.4.3.1 Interrupt Status Register 1 | Address: | \$FE04 | | | | | | | | |----------|------------|-----|-----|-----|-----|-----|---|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | Write: | R | R | R | R | R | R | R | R | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | R = Reserv | /ed | | | | | | | Figure 4-7. Interrupt Status Register 1 (INT1) IF6-IF1 — Interrupt Flags 6-1 These flags indicate the presence of interrupt requests from the sources shown in **Table 4-2**. 1 = Interrupt request present 0 = No interrupt request present Bit 1 and Bit 0 — Always read 0 ## 4.4.3.2 Interrupt Status Register 2 Figure 4-8. Interrupt Status Register 2 (INT2) IF14–IF7 — Interrupt Flags 14–7 These flags indicate the presence of interrupt requests from the sources shown in **Table 4-2**. 1 = Interrupt request present 0 = No interrupt request present # 4.4.3.3 Interrupt Status Register 3 Figure 4-9. Interrupt Status Register 3 (INT3) IF16-IF15 — Interrupt Flags 16-15 This flag indicates the presence of an interrupt request from the source shown in **Table 4-2**. 1 = Interrupt request present 0 = No interrupt request present Bits 7-2 — Always read 0 # Section 5. Analog-to-Digital Converter (ADC) # 5.1 Contents | 5.2 | Introduction | |-----------------------------------------|-----------------------------------------------------------------------------------------| | 5.3 | Features | | 5.4<br>5.4.1<br>5.4.2<br>5.4.3<br>5.4.4 | Functional Description | | 5.4.5 | Accuracy and Precision | | 5.5 | Interrupts91 | | 5.6<br>5.6.1<br>5.6.2 | Low-Power Modes.91Wait Mode.91Stop Mode.91 | | 5.7<br>5.7.1 | I/O Signals | | 5.7.2 | ADC Voltage Reference High Pin (V <sub>REFH</sub> ) | | 5.7.3 | ADC Voltage In (V <sub>ADIN</sub> ) | | 5.8<br>5.8.1<br>5.8.2<br>5.8.3 | I/O Registers92ADC Status and Control Register93ADC Data Register95ADC Clock Register95 | | ე.ი.პ | ADC Clock negister | # **Analog-to-Digital Converter (ADC)** ### 5.2 Introduction This section describes the 8-bit analog-to-digital converter (ADC). #### 5.3 Features Features of the ADC module include: - Eight channels with multiplexed input - Linear successive approximation with monotonicity - 8-bit resolution - Single or continuous conversion - Conversion complete flag or conversion complete interrupt - Selectable ADC clock # **5.4 Functional Description** The ADC provides eight pins for sampling external sources at pins PTB7/AD7–PTB0/AD0. An analog multiplexer allows the single ADC converter to select one of eight ADC channels as ADC voltage in $(V_{ADIN})$ . $V_{ADIN}$ is converted by the successive approximation register-based analog-to-digital converter. When the conversion is completed, ADC places the result in the ADC data register and sets a flag or generates an interrupt. (See **Figure 5-1**.) Figure 5-1. ADC Block Diagram #### 5.4.1 ADC Port I/O Pins PTB7/AD7—PTB0/AD0 are general-purpose I/O (input/output) pins that share with the ADC channels. The channel select bits define which ADC channel/port pin will be used as the input signal. The ADC overrides the port I/O logic by forcing that pin as input to the ADC. The remaining ADC channels/port pins are controlled by the port I/O logic and can be used as general-purpose I/O. Writes to the port register or DDR will not have any affect on the port pin that is selected by the ADC. Read of a port pin in use by the ADC will return a logic 0. MC68HC908GP32•MC68HC08GP32 — Rev. 6 # **Analog-to-Digital Converter (ADC)** # **5.4.2 Voltage Conversion** When the input voltage to the ADC equals $V_{REFH}$ , the ADC converts the signal to \$FF (full scale). If the input voltage equals $V_{REFL}$ , the ADC converts it to \$00. Input voltages between $V_{REFH}$ and $V_{REFL}$ are a straight-line linear conversion. #### NOTE: Inside the ADC module, the reference voltages $V_{REFH}$ is connected to the ADC analog power, $V_{DDAD}$ ; and $V_{REFL}$ is connected to the ADC analog ground, $V_{SSAD}$ . Therefore, the ADC input voltage should not exceed these analog supply voltages. Connect the $V_{DDAD}$ pin to the same voltage potential as the $V_{DD}$ pin, and connect the $V_{SSAD}$ pin to the same voltage potential as the $V_{SS}$ pin. The $V_{DDAD}$ pin should be routed carefully for maximum noise immunity. #### 5.4.3 Conversion Time Conversion starts after a write to the ADSCR. One conversion will take between 16 and 17 ADC clock cycles. The ADIVx and ADICLK bits should be set to provide a 1-MHz ADC clock frequency. Conversion time = $$\frac{16 \text{ to } 17 \text{ ADC cycles}}{\text{ADC frequency}}$$ Number of bus cycles = conversion time $\times$ bus frequency #### 5.4.4 Conversion In continuous conversion mode, the ADC data register will be filled with new data after each conversion. Data from the previous conversion will be overwritten whether that data has been read or not. Conversions will continue until the ADCO bit is cleared. The COCO bit is set after the first conversion and will stay set until the next write of the ADC status and control register or the next read of the ADC data register. In single conversion mode, conversion begins with a write to the ADSCR. Only one conversion occurs between writes to the ADSCR. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 5.4.5 Accuracy and Precision The conversion process is monotonic and has no missing codes. # 5.5 Interrupts When the AIEN bit is set, the ADC module is capable of generating CPU interrupts after each ADC conversion. A CPU interrupt is generated if the COCO bit is at logic 0. The COCO bit is not used as a conversion complete flag when interrupts are enabled. #### 5.6 Low-Power Modes The WAIT and STOP instruction can put the MCU in low powerconsumption standby modes. #### 5.6.1 Wait Mode The ADC continues normal operation during wait mode. Any enabled CPU interrupt request from the ADC can bring the MCU out of wait mode. If the ADC is not required to bring the MCU out of wait mode, power down the ADC by setting ADCH4–ADCH0 bits in the ADC status and control register before executing the WAIT instruction. ## 5.6.2 Stop Mode The ADC module is inactive after the execution of a STOP instruction. Any pending conversion is aborted. ADC conversions resume when the MCU exits stop mode after an external interrupt. Allow one conversion cycle to stabilize the analog circuitry. # 5.7 I/O Signals The ADC module has eight pins shared with port B, PTB7/AD7–PTB0/AD0. MC68HC908GP32•MC68HC08GP32 — Rev. 6 # **Analog-to-Digital Converter (ADC)** # 5.7.1 ADC Analog Power Pin $(V_{DDAD})/ADC$ Voltage Reference High Pin $(V_{REFH})$ The ADC analog portion uses $V_{DDAD}$ as its power pin. Connect the $V_{DDAD}$ pin to the same voltage potential as $V_{DD}$ . External filtering may be necessary to ensure clean $V_{DDAD}$ for good results. **NOTE:** For maximum noise immunity, route $V_{DDAD}$ carefully and place bypass capacitors as close as possible to the package. # 5.7.2 ADC Analog Ground Pin $(V_{SSAD})/ADC$ Voltage Reference Low Pin $(V_{REFL})$ The ADC analog portion uses $V_{SSAD}$ as its ground pin. Connect the $V_{SSAD}$ pin to the same voltage potential as $V_{SS}$ . **NOTE:** Route $V_{SSAD}$ cleanly to avoid any offset errors. # 5.7.3 ADC Voltage In (V<sub>ADIN</sub>) $V_{ADIN}$ is the input voltage signal from one of the eight ADC channels to the ADC module. # 5.8 I/O Registers These I/O registers control and monitor ADC operation: - ADC status and control register (ADSCR) - ADC data register (ADR) - ADC clock register (ADCLK) ## 5.8.1 ADC Status and Control Register Function of the ADC status and control register (ADSCR) is described here. Figure 5-2. ADC Status and Control Register (ADSCR) #### COCO — Conversions Complete When the AIEN bit is a logic 0, the COCO is a read-only bit which is set each time a conversion is completed except in the continuous conversion mode where it is set after the first conversion. This bit is cleared whenever the ADSCR is written or whenever the ADR is read. If the AIEN bit is a logic 1, the COCO becomes a read/write bit, which should be cleared to logic 0 for CPU to service the ADC interrupt request. Reset clears this bit. - 1 = Conversion completed (AIEN = 0) - 0 = Conversion not completed (AIEN = 0)/CPU interrupt (AIEN = 1) #### AIEN — ADC Interrupt Enable Bit When this bit is set, an interrupt is generated at the end of an ADC conversion. The interrupt signal is cleared when the data register is read or the status/control register is written. Reset clears the AIEN bit. - 1 = ADC interrupt enabled - 0 = ADC interrupt disabled #### ADCO — ADC Continuous Conversion Bit When set, the ADC will convert samples continuously and update the ADR register at the end of each conversion. Only one conversion is completed between writes to the ADSCR when this bit is cleared. Reset clears the ADCO bit. - 1 = Continuous ADC conversion - 0 = One ADC conversion MC68HC908GP32•MC68HC08GP32 — Rev. 6 # Analog-to-Digital Converter (ADC) #### ADCH4-ADCH0 — ADC Channel Select Bits ADCH4–ADCH0 form a 5-bit field which is used to select one of 16 ADC channels. Only eight channels, AD7–AD0, are available on this MCU. The channels are detailed in **Table 5-1**. Care should be taken when using a port pin as both an analog and digital input simultaneously to prevent switching noise from corrupting the analog signal. (See **Table 5-1**.) The ADC subsystem is turned off when the channel select bits are all set to 1. This feature allows for reduced power consumption for the MCU when the ADC is not being used. **NOTE:** Recovery from the disabled state requires one conversion cycle to stabilize. The voltage levels supplied from internal reference nodes, as specified in **Table 5-1**, are used to verify the operation of the ADC converter both in production test and for user applications. ADCH4 ADCH2 ADCH1 ADCH0 ADCH3 Input Select PTB0/AD0 PTB1/AD1 PTB2/AD2 PTB3/AD3 PTB4/AD4 PTB5/AD5 PTB6/AD6 PTB7/AD7 $\downarrow$ $\downarrow$ Reserved $V_{REFH}$ $V_{REFL}$ ADC power off **Table 5-1. Mux Channel Select** NOTE: If any unused channels are selected, the resulting ADC conversion will be unknown or reserved. ### 5.8.2 ADC Data Register One 8-bit result register, ADC data register (ADR), is provided. This register is updated each time an ADC conversion completes. Figure 5-3. ADC Data Register (ADR) ### 5.8.3 ADC Clock Register The ADC clock register (ADCLK) selects the clock frequency for the ADC. Figure 5-4. ADC Clock Register (ADCLK) ADIV2-ADIV0 — ADC Clock Prescaler Bits ADIV2–ADIV0 form a 3-bit field which selects the divide ratio used by the ADC to generate the internal ADC clock. **Table 5-2** shows the available clock configurations. The ADC clock should be set to approximately 1 MHz. **Table 5-2. ADC Clock Divide Ratio** | ADIV2 | ADIV1 | ADIV0 | ADC Clock Rate | |-------|-------|-------|----------------------| | 0 | 0 | 0 | ADC input clock ÷ 1 | | 0 | 0 | 1 | ADC input clock ÷ 2 | | 0 | 1 | 0 | ADC input clock ÷ 4 | | 0 | 1 | 1 | ADC input clock ÷ 8 | | 1 | Х | Х | ADC input clock ÷ 16 | X = don't care #### ADICLK — ADC Input Clock Select Bit ADICLK selects either the bus clock or CGMXCLK as the input clock source to generate the internal ADC clock. Reset selects CGMXCLK as the ADC clock source. If the external clock (CGMXCLK) is equal to or greater than 1 MHz, CGMXCLK can be used as the clock source for the ADC. If CGMXCLK is less than 1 MHz, use the PLL-generated bus clock as the clock source. As long as the internal ADC clock is at approximately 1 MHz, correct operation can be guaranteed. 1 = Internal bus clock 0 = External clock (CGMXCLK) $\frac{ADC \text{ input clock frequency}}{ADIV2-ADIV0} = 1MHz$ # Section 6. Break Module (BRK) ## 6.1 Contents | 6.2 | Introduction97 | |-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6.3 | Features | | 6.4<br>6.4.1<br>6.4.2<br>6.4.3<br>6.4.4 | Functional Description.98Flag Protection During Break Interrupts.100CPU During Break Interrupts.100TIM1 and TIM2 During Break Interrupts.100COP During Break Interrupts.100 | | 6.5<br>6.5.1<br>6.5.2 | Low-Power Modes100Wait Mode100Stop Mode101 | | 6.6<br>6.6.1<br>6.6.2<br>6.6.3 | Break Module Registers.101Break Status and Control Register.101Break Address Registers.102Break Status Register.103 | | 6.6.4 | Break Flag Control Register104 | # 6.2 Introduction This section describes the break module. The break module can generate a break interrupt that stops normal program flow at a defined address to enter a background program. MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### 6.3 Features Features of the break module include: - Accessible input/output (I/O) registers during the break interrupt - CPU-generated break interrupts - Software-generated break interrupts - COP disabling during break interrupts # 6.4 Functional Description When the internal address bus matches the value written in the break address registers, the break module issues a breakpoint signal to the CPU. The CPU then loads the instruction register with a software interrupt instruction (SWI) after completion of the current CPU instruction. The program counter vectors to \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode). The following events can cause a break interrupt to occur: - A CPU-generated address (the address in the program counter) matches the contents of the break address registers. - Software writes a logic 1 to the BRKA bit in the break status and control register. When a CPU-generated address matches the contents of the break address registers, the break interrupt begins after the CPU completes its current instruction. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation. Figure 6-1 shows the structure of the break module. Figure 6-1. Break Module Block Diagram Figure 6-2. I/O Register Summary # 6.4.1 Flag Protection During Break Interrupts The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. # 6.4.2 CPU During Break Interrupts The CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC and \$FFFD (\$FEFC and \$FEFD in monitor mode) The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. # 6.4.3 TIM1 and TIM2 During Break Interrupts A break interrupt stops the timer counters. # 6.4.4 COP During Break Interrupts The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. #### 6.5 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 6.5.1 Wait Mode If enabled, the break module is active in wait mode. In the break routine, the user can subtract one from the return address on the stack if SBSW is set. See **Section 3. Low-Power Modes**. Clear the SBSW bit by writing logic 0 to it. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 6.5.2 Stop Mode A break interrupt causes exit from stop mode and sets the SBSW bit in the break status register. # 6.6 Break Module Registers These registers control and monitor operation of the break module: - Break status and control register (BRKSCR) - Break address register high (BRKH) - Break address register low (BRKL) - SIM break status register (SBSR) - SIM break flag control register (SBFCR) ### 6.6.1 Break Status and Control Register The break status and control register (BRKSCR) contains break module enable and status bits. Figure 6-3. Break Status and Control Register (BRKSCR) #### BRKE — Break Enable Bit This read/write bit enables breaks on break address register matches. Clear BRKE by writing a logic 0 to bit 7. Reset clears the BRKE bit. - 1 = Breaks enabled on 16-bit address match - 0 = Breaks disabled on 16-bit address match #### BRKA — Break Active Bit This read/write status and control bit is set when a break address match occurs. Writing a logic 1 to BRKA generates a break interrupt. Clear BRKA by writing a logic 0 to it before exiting the break routine. Reset clears the BRKA bit. 1 = (When read) Break address match 0 = (When read) No break address match # 6.6.2 Break Address Registers The break address registers (BRKH and BRKL) contain the high and low bytes of the desired breakpoint address. Reset clears the break address registers. Figure 6-4. Break Address Register High (BRKH) Figure 6-5. Break Address Register Low (BRKL) ## 6.6.3 Break Status Register The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from stop or wait mode. The flag is useful in applications requiring a return to stop or wait mode after exiting from a break interrupt. Figure 6-6. SIM Break Status Register (SBSR) SBSW — SIM Break Stop/Wait Bit This read/write bit is set when a break interrupt causes an exit from stop or wait mode. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Break interrupt during stop/wait mode - 0 = No break interrupt during stop/wait mode SBSW can be read within the break interrupt routine. The user can modify the return address on the stack by subtracting 1 from it. The following code is an example. This code works if the H register was stacked in the break interrupt routine. Execute this code at the end of the break interrupt routine. ``` HIBYTE EOU LOBYTE EOU 6 If not SBSW, do RTI BRCLR SBSW, BSR, RETURN ; See if wait mode or stop mode ; was exited by break. ; If RETURNLO is not 0, TST LOBYTE, SP BNE DOLO ; then just decrement low byte. ; Else deal with high byte also. DEC HIBYTE, SP DOLO LOBYTE, SP ; Point to WAIT/STOP opcode. DEC RETURN PULH ; Restore H register. RTT ``` MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 6.6.4 Break Flag Control Register The SIM break flag control register (SBFCR) contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 6-7. SIM Break Flag Control Register (SBFCR) # BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. - 1 = Status bits clearable during break - 0 = Status bits not clearable during break # Section 7. Clock Generator Module (CGMC) # 7.1 Contents | 7.2 | Introduction | |-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------| | 7.3 | Features | | 7.4<br>7.4.1<br>7.4.2<br>7.4.3<br>7.4.4<br>7.4.5<br>7.4.6<br>7.4.7<br>7.4.8 | Functional Description | | 7.4.9<br>7.5 | CGMC External Connections | | 7.5.1<br>7.5.2<br>7.5.3<br>7.5.4<br>7.5.5<br>7.5.6<br>7.5.7<br>7.5.8<br>7.5.9<br>7.5.10 | Crystal Amplifier Input Pin (OSC1) | | 7.6<br>7.6.1<br>7.6.2<br>7.6.3<br>7.6.4 | CGMC Registers.121PLL Control Register123PLL Bandwidth Control Register125PLL Multiplier Select Register High127PLL Multiplier Select Register Low128 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 # **Clock Generator Module (CGMC)** | PLL VCO Range Select Register | .129 | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PLL Reference Divider Select Register | . 130 | | Interrupts | . 131 | | Special Modes | . 131 | | Wait Mode | . 131 | | Stop Mode | .132 | | CGMC During Break Interrupts | . 132 | | Acquisition/Lock Time Specifications | .133 | | Acquisition/Lock Time Definitions | .133 | | Parametric Influences on Reaction Time | .134 | | Choosing a Filter | . 135 | | | PLL Reference Divider Select Register Interrupts. Special Modes Wait Mode Stop Mode CGMC During Break Interrupts Acquisition/Lock Time Specifications Acquisition/Lock Time Definitions. Parametric Influences on Reaction Time | #### 7.2 Introduction This section describes the clock generator module. The CGMC generates the crystal clock signal, CGMXCLK, which operates at the frequency of the crystal. The CGMC also generates the base clock signal, CGMOUT, which is based on either the crystal clock divided by two or the phase-locked loop (PLL) clock, CGMVCLK, divided by two. In user mode, CGMOUT is the clock from which the SIM derives the system clocks, including the bus clock, which is at a frequency of CGMOUT/2. In monitor mode, PTC3 determines the bus clock. The PLL is a fully functional frequency generator designed for use with crystals or ceramic resonators. The PLL can generate an 8-MHz bus frequency using a 32-kHz crystal. #### 7.3 Features #### Features of the CGMC include: - Phase-locked loop with output frequency in integer multiples of an integer dividend of the crystal reference - Low-frequency crystal operation with low-power operation and high-output frequency resolution - Programmable prescaler for power-of-two increases in frequency - Programmable hardware voltage-controlled oscillator (VCO) for low-jitter operation - Automatic bandwidth control mode for low-jitter operation - Automatic frequency lock detector - CPU interrupt on entry or exit from locked condition - Configuration register bit to allow oscillator operation during stop mode # 7.4 Functional Description The CGMC consists of three major submodules: - Crystal oscillator circuit The crystal oscillator circuit generates the constant crystal frequency clock, CGMXCLK. - Phase-locked loop (PLL) The PLL generates the programmable VCO frequency clock, CGMVCLK. - Base clock selector circuit This software-controlled circuit selects either CGMXCLK divided by two or the VCO clock, CGMVCLK, divided by two as the base clock, CGMOUT. The SIM derives the system clocks from either CGMOUT or CGMXCLK. Figure 7-1 shows the structure of the CGMC. Figure 7-1. CGMC Block Diagram ## 7.4.1 Crystal Oscillator Circuit The crystal oscillator circuit consists of an inverting amplifier and an external crystal. The OSC1 pin is the input to the amplifier and the OSC2 pin is the output. The SIMOSCEN signal from the system integration module (SIM) or the OSCSTOPENB bit in the CONFIG register enable the crystal oscillator circuit. The CGMXCLK signal is the output of the crystal oscillator circuit and runs at a rate equal to the crystal frequency. CGMXCLK is then buffered to produce CGMRCLK, the PLL reference clock. CGMXCLK can be used by other modules which require precise timing for operation. The duty cycle of CGMXCLK is not guaranteed to be 50% and depends on external factors, including the crystal and related external components. An externally generated clock also can feed the OSC1 pin of the crystal oscillator circuit. Connect the external clock to the OSC1 pin and let the OSC2 pin float. #### 7.4.2 Phase-Locked Loop Circuit (PLL) The PLL is a frequency generator that can operate in either acquisition mode or tracking mode, depending on the accuracy of the output frequency. The PLL can change between acquisition and tracking modes either automatically or manually. #### 7.4.3 PLL Circuits The PLL consists of these circuits: - Voltage-controlled oscillator (VCO) - Reference divider - Frequency prescaler - Modulo VCO frequency divider - · Phase detector - Loop filter - Lock detector MC68HC908GP32•MC68HC08GP32 — Rev. 6 The operating range of the VCO is programmable for a wide range of frequencies and for maximum immunity to external noise, including supply and CGMXFC noise. The VCO frequency is bound to a range from roughly one-half to twice the center-of-range frequency, $f_{VRS}$ . Modulating the voltage on the CGM/XFC pin changes the frequency within this range. By design, $f_{VRS}$ is equal to the nominal center-of-range frequency, $f_{NOM}$ , (38.4 kHz) times a linear factor, L, and a power-of-two factor, E, or $(L \times 2^E) f_{NOM}$ . CGMRCLK is the PLL reference clock, a buffered version of CGMXCLK. CGMRCLK runs at a frequency, $f_{RCLK}$ , and is fed to the PLL through a programmable modulo reference divider, which divides $f_{RCLK}$ by a factor, R. The divider's output is the final reference clock, CGMRDV, running at a frequency, $f_{RDV} = f_{RCLK}/R$ . With an external crystal (30 kHz–100 kHz), always set R = 1 for specified performance. With an external high-frequency clock source, use R to divide the external frequency to between 30 kHz and 100 kHz. The VCO's output clock, CGMVCLK, running at a frequency, $f_{VCLK}$ , is fed back through a programmable prescale divider and a programmable modulo divider. The prescaler divides the VCO clock by a power-of-two factor P and the modulo divider reduces the VCO clock by a factor, N. The dividers' output is the VCO feedback clock, CGMVDV, running at a frequency, $f_{VDV} = f_{VCLK}/(N \times 2^P)$ . (See **7.4.6 Programming the PLL** for more information.) The phase detector then compares the VCO feedback clock, CGMVDV, with the final reference clock, CGMRDV. A correction pulse is generated based on the phase difference between the two signals. The loop filter then slightly alters the DC voltage on the external capacitor connected to CGM/XFC based on the width and direction of the correction pulse. The filter can make fast or slow corrections depending on its mode, described in 7.4.4 Acquisition and Tracking Modes. The value of the external capacitor and the reference frequency determines the speed of the corrections and the stability of the PLL. The lock detector compares the frequencies of the VCO feedback clock, CGMVDV, and the final reference clock, CGMRDV. Therefore, the speed of the lock detector is directly proportional to the final reference frequency, f<sub>RDV</sub>. The circuit determines the mode of the PLL and the lock condition based on this comparison. **Technical Data** ## 7.4.4 Acquisition and Tracking Modes The PLL filter is manually or automatically configurable into one of two operating modes: - Acquisition mode In acquisition mode, the filter can make large frequency corrections to the VCO. This mode is used at PLL startup or when the PLL has suffered a severe noise hit and the VCO frequency is far off the desired frequency. When in acquisition mode, the ACQ bit is clear in the PLL bandwidth control register. (See 7.6.2 PLL Bandwidth Control Register.) - Tracking mode In tracking mode, the filter makes only small corrections to the frequency of the VCO. PLL jitter is much lower in tracking mode, but the response to noise is also slower. The PLL enters tracking mode when the VCO frequency is nearly correct, such as when the PLL is selected as the base clock source. (See 7.4.8 Base Clock Selector Circuit.) The PLL is automatically in tracking mode when not in acquisition mode or when the ACQ bit is set. #### 7.4.5 Manual and Automatic PLL Bandwidth Modes The PLL can change the bandwidth or operational mode of the loop filter manually or automatically. Automatic mode is recommended for most users. In automatic bandwidth control mode (AUTO = 1), the lock detector automatically switches between acquisition and tracking modes. Automatic bandwidth control mode also is used to determine when the VCO clock, CGMVCLK, is safe to use as the source for the base clock, CGMOUT. (See 7.6.2 PLL Bandwidth Control Register.) If PLL interrupts are enabled, the software can wait for a PLL interrupt request and then check the LOCK bit. If interrupts are disabled, software can poll the LOCK bit continuously (during PLL startup, usually) or at periodic intervals. In either case, when the LOCK bit is set, the VCO clock is safe to use as the source for the base clock. (See 7.4.8 Base Clock Selector Circuit.) If the VCO is selected as the source for the base clock and the LOCK bit is clear, the PLL has suffered a severe noise hit and the software must take appropriate action, depending on the application. (See 7.7 Interrupts for information and precautions on using interrupts.) MC68HC908GP32•MC68HC08GP32 — Rev. 6 The following conditions apply when the PLL is in automatic bandwidth control mode: - The ACQ bit (See 7.6.2 PLL Bandwidth Control Register.) is a read-only indicator of the mode of the filter. (See 7.4.4 Acquisition and Tracking Modes.) - The ACQ bit is set when the VCO frequency is within a certain tolerance and is cleared when the VCO frequency is out of a certain tolerance. (See 7.9 Acquisition/Lock Time Specifications for more information.) - The LOCK bit is a read-only indicator of the locked state of the PLL. - The LOCK bit is set when the VCO frequency is within a certain tolerance and is cleared when the VCO frequency is out of a certain tolerance. (See 7.9 Acquisition/Lock Time Specifications for more information.) - CPU interrupts can occur if enabled (PLLIE = 1) when the PLL's lock condition changes, toggling the LOCK bit. (See 7.6.1 PLL Control Register.) The PLL also may operate in manual mode (AUTO = 0). Manual mode is used by systems that do not require an indicator of the lock condition for proper operation. Such systems typically operate well below $f_{\text{BUSMAX}}$ . The following conditions apply when in manual mode: - ACQ is a writable control bit that controls the mode of the filter. Before turning on the PLL in manual mode, the ACQ bit must be clear. - Before entering tracking mode (ACQ = 1), software must wait a given time, t<sub>ACQ</sub> (See 7.9 Acquisition/Lock Time Specifications.), after turning on the PLL by setting PLLON in the PLL control register (PCTL). - Software must wait a given time, t<sub>AL</sub>, after entering tracking mode before selecting the PLL as the clock source to CGMOUT (BCS = 1). - The LOCK bit is disabled. - CPU interrupts from the CGMC are disabled. #### 7.4.6 Programming the PLL The following procedure shows how to program the PLL. **NOTE:** The round function in the following equations means that the real number should be rounded to the nearest integer number. - 1. Choose the desired bus frequency, f<sub>BUSDES</sub>. - 2. Calculate the desired VCO frequency (four times the desired bus frequency). $$f_{VCLKDES} = 4 \times f_{BUSDES}$$ 3. Choose a practical PLL (crystal) reference frequency, f<sub>RCLK</sub>, and the reference clock divider, R. Typically, the reference crystal is 32.768 kHz and R = 1. Frequency errors to the PLL are corrected at a rate of $f_{RCLK}/R$ . For stability and lock time reduction, this rate must be as fast as possible. The VCO frequency must be an integer multiple of this rate. The relationship between the VCO frequency, $f_{VCLK}$ , and the reference frequency, $f_{RCLK}$ , is $$f_{VCLK} = \frac{2^P N}{R} (f_{RCLK})$$ MC68HC908GP32•MC68HC08GP32 — Rev. 6 P, the power of two multiplier, and N, the range multiplier, are integers. In cases where desired bus frequency has some tolerance, choose $f_{RCLK}$ to a value determined either by other module requirements (such as modules which are clocked by CGMXCLK), cost requirements, or ideally, as high as the specified range allows. See **Section 23**. **Electrical Specifications**. Choose the reference divider, R = 1. After choosing N and P, the actual bus frequency can be determined using equation in 2 above. When the tolerance on the bus frequency is tight, choose $f_{RCLK}$ to an integer divisor of $f_{BUSDES}$ , and R=1. If $f_{RCLK}$ cannot meet this requirement, use the following equation to solve for R with practical choices of $f_{RCLK}$ , and choose the $f_{RCLK}$ that gives the lowest R. $$R = round \left[ R_{MAX} \times \left\{ \left( \frac{f_{VCLKDES}}{f_{RCLK}} \right) - integer \left( \frac{f_{VCLKDES}}{f_{RCLK}} \right) \right\} \right]$$ 4. Select a VCO frequency multiplier, N. $$N = round \left( \frac{R \times f_{VCLKDES}}{f_{RCLK}} \right)$$ Reduce N/R to the lowest possible R. 5. If N is $< N_{max}$ , use P = 0. If N $> N_{max}$ , choose P using this table: | Current N Value | Р | |-----------------------------------------------------------|---| | 0 < N ≤ N <sub>max</sub> | 0 | | $N_{max} < N \le N_{max} \times 2$ | 1 | | $N_{\text{max}} \times 2 < N \le N_{\text{max}} \times 4$ | 2 | | $N_{max} \times 4 < N \le N_{max} \times 8$ | 3 | Then recalculate N: $$N = round \left( \frac{R \times f_{VCLKDES}}{f_{RCLK} \times 2^{P}} \right)$$ Calculate and verify the adequacy of the VCO and bus frequencies f<sub>VCLK</sub> and f<sub>BUS</sub>. $$f_{VCLK} = (2^P \times N/R) \times f_{RCLK}$$ $f_{BUS} = (f_{VCLK})/4$ Select the VCO's power-of-two range multiplier E, according to this table: | Frequency Range | E | |---------------------------------------------|---| | 0 < f <sub>VCLK</sub> < 9,830,400 | 0 | | $9,830,400 \le f_{VCLK} < 19,660,800$ | 1 | | 19,660,800 ≤ f <sub>VCLK</sub> < 39,321,600 | 2 | NOTE: Do not program E to a value of 3. 8. Select a VCO linear range multiplier, L, where $f_{NOM} = 38.4 \text{ kHz}$ $$L = round \left( \frac{f_{VCLK}}{2^E \times f_{NOM}} \right)$$ Calculate and verify the adequacy of the VCO programmed center-of-range frequency, f<sub>VRS</sub>. The center-of-range frequency is the midpoint between the minimum and maximum frequencies attainable by the PLL. $$f_{VRS} = (L \times 2^{E}) f_{NOM}$$ For proper operation, $$\left|f_{VRS} - f_{VCLK}\right| \le \frac{f_{NOM} \times 2^E}{2}$$ 10. Verify the choice of P, R, N, E, and L by comparing $f_{VCLK}$ to $f_{VRS}$ and $f_{VCLKDES}$ . For proper operation, $f_{VCLK}$ must be within the application's tolerance of $f_{VCLKDES}$ , and $f_{VRS}$ must be as close as possible to $f_{VCLK}$ . **NOTE:** Exceeding the recommended maximum bus frequency or VCO frequency can crash the MCU. MC68HC908GP32•MC68HC08GP32 — Rev. 6 - 11. Program the PLL registers accordingly: - a. In the PRE bits of the PLL control register (PCTL), program the binary equivalent of P. - b. In the VPR bits of the PLL control register (PCTL), program the binary equivalent of E. - c. In the PLL multiplier select register low (PMSL) and the PLL multiplier select register high (PMSH), program the binary equivalent of N. - d. In the PLL VCO range select register (PMRS), program the binary coded equivalent of L. - e. In the PLL reference divider select register (PMDS), program the binary coded equivalent of R. **NOTE:** The values for P, E, N, L, and R can only be programmed when the PLL is off (PLLON = 0). **Table 7-1** provides numeric examples (numbers are in hexadecimal notation): R Ν Ρ Ε L f<sub>BUS</sub> **f**RCLK 2.0 MHz 32.768 kHz 1 F5 0 0 D1 2.4576 MHz 32.768 kHz 12C 1 1 0 80 2.5 MHz 32.768 kHz 1 132 0 1 83 1 4.0 MHz 32.768 kHz 1 1E9 0 D1 4.9152 MHz 32.768 kHz 258 2 80 1 0 5.0 MHz 32.768 kHz 1 263 0 2 82 7.3728 MHz 32.768 kHz 384 0 2 1 C0 8.0 MHz 32.768 kHz 1 3D1 0 2 D0 **Table 7-1. Numeric Example** ## 7.4.7 Special Programming Exceptions The programming method described in **7.4.6 Programming the PLL** does not account for three possible exceptions. A value of 0 for R, N, or L is meaningless when used in the equations given. To account for these exceptions: - A 0 value for R or N is interpreted exactly the same as a value of 1. - A 0 value for L disables the PLL and prevents its selection as the source for the base clock. (See 7.4.8 Base Clock Selector Circuit.) #### 7.4.8 Base Clock Selector Circuit This circuit is used to select either the crystal clock, CGMXCLK, or the VCO clock, CGMVCLK, as the source of the base clock, CGMOUT. The two input clocks go through a transition control circuit that waits up to three CGMXCLK cycles and three CGMVCLK cycles to change from one clock source to the other. During this time, CGMOUT is held in stasis. The output of the transition control circuit is then divided by two to correct the duty cycle. Therefore, the bus clock frequency, which is one-half of the base clock frequency, is one-fourth the frequency of the selected clock (CGMXCLK or CGMVCLK). The BCS bit in the PLL control register (PCTL) selects which clock drives CGMOUT. The VCO clock cannot be selected as the base clock source if the PLL is not turned on. The PLL cannot be turned off if the VCO clock is selected. The PLL cannot be turned on or off simultaneously with the selection or deselection of the VCO clock. The VCO clock also cannot be selected as the base clock source if the factor L is programmed to a 0. This value would set up a condition inconsistent with the operation of the PLL, so that the PLL would be disabled and the crystal clock would be forced as the source of the base clock. #### 7.4.9 CGMC External Connections In its typical configuration, the CGMC requires up to nine external components. Five of these are for the crystal oscillator and two or four are for the PLL. The crystal oscillator is normally connected in a Pierce oscillator configuration, as shown in **Figure 7-2**. **Figure 7-2** shows only the logical representation of the internal components and may not represent actual circuitry. The oscillator configuration uses five components: - Crystal, X<sub>1</sub> - Fixed capacitor, C<sub>1</sub> - Tuning capacitor, C<sub>2</sub> (can also be a fixed capacitor) - Feedback resistor, R<sub>B</sub> - Series resistor, R<sub>S</sub> The series resistor (R<sub>S</sub>) is included in the diagram to follow strict Pierce oscillator guidelines. Refer to the crystal manufacturer's data for more information regarding values for C1 and C2. Figure 7-2 also shows the external components for the PLL: - Bypass capacitor, C<sub>BYP</sub> - Filter network Routing should be done with great care to minimize signal cross talk and noise. See **23.17.1 CGM Component Specifications** for capacitor and resistor values. Note: Filter network in box can be replaced with a $0.47 \mu F$ capacitor, but will degrade stability. Figure 7-2. CGMC External Connections # 7.5 I/O Signals The following paragraphs describe the CGMC I/O signals. # 7.5.1 Crystal Amplifier Input Pin (OSC1) The OSC1 pin is an input to the crystal oscillator amplifier. # 7.5.2 Crystal Amplifier Output Pin (OSC2) The OSC2 pin is the output of the crystal oscillator inverting amplifier. ## 7.5.3 External Filter Capacitor Pin (CGMXFC) The CGMXFC pin is required by the loop filter to filter out phase corrections. An external filter network is connected to this pin. (See Figure 7-2.) **NOTE:** To prevent noise problems, the filter network should be placed as close to the CGMXFC pin as possible, with minimum routing distances and no routing of other signals across the network. ## 7.5.4 PLL Analog Power Pin (V<sub>DDA</sub>) $V_{DDA}$ is a power pin used by the analog portions of the PLL. Connect the $V_{DDA}$ pin to the same voltage potential as the $V_{DD}$ pin. **NOTE:** Route $V_{DDA}$ carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. ## 7.5.5 PLL Analog Ground Pin (V<sub>SSA</sub>) $V_{\rm SSA}$ is a ground pin used by the analog portions of the PLL. Connect the $V_{\rm SSA}$ pin to the same voltage potential as the $V_{\rm SS}$ pin. **NOTE:** Route $V_{SSA}$ carefully for maximum noise immunity and place bypass capacitors as close as possible to the package. # 7.5.6 Oscillator Enable Signal (SIMOSCEN) The SIMOSCEN signal comes from the system integration module (SIM) and enables the oscillator and PLL. #### 7.5.7 Oscillator Stop Mode Enable Bit (OSCSTOPENB) OSCSTOPENB is a bit in the CONFIG register that enables the oscillator to continue operating during stop mode. If this bit is set, the Oscillator continues running during stop mode. If this bit is not set (default), the oscillator is controlled by the SIMOSCEN signal which will disable the oscillator during stop mode. **Technical Data** ## 7.5.8 Crystal Output Frequency Signal (CGMXCLK) CGMXCLK is the crystal oscillator output signal. It runs at the full speed of the crystal ( $f_{XCLK}$ ) and comes directly from the crystal oscillator circuit. **Figure 7-2** shows only the logical relation of CGMXCLK to OSC1 and OSC2 and may not represent the actual circuitry. The duty cycle of CGMXCLK is unknown and may depend on the crystal and other external factors. Also, the frequency and amplitude of CGMXCLK can be unstable at startup. ## 7.5.9 CGMC Base Clock Output (CGMOUT) CGMOUT is the clock output of the CGMC. This signal goes to the SIM, which generates the MCU clocks. CGMOUT is a 50 percent duty cycle clock running at twice the bus frequency. CGMOUT is software programmable to be either the oscillator output, CGMXCLK, divided by two or the VCO clock, CGMVCLK, divided by two. ## 7.5.10 CGMC CPU Interrupt (CGMINT) CGMINT is the interrupt signal generated by the PLL lock detector. # 7.6 CGMC Registers These registers control and monitor operation of the CGMC: - PLL control register (PCTL) (See 7.6.1 PLL Control Register.) - PLL bandwidth control register (PBWC) (See 7.6.2 PLL Bandwidth Control Register.) - PLL multiplier select register high (PMSH) (See 7.6.3 PLL Multiplier Select Register High.) - PLL multiplier select register low (PMSL) (See 7.6.4 PLL Multiplier Select Register Low.) MC68HC908GP32•MC68HC08GP32 — Rev. 6 - PLL VCO range select register (PMRS) (See 7.6.5 PLL VCO Range Select Register.) - PLL reference divider select register (PMDS) (See 7.6.6 PLL Reference Divider Select Register.) Figure 7-3 is a summary of the CGMC registers. #### NOTES: - 1. When AUTO = 0, PLLIE is forced clear and is read-only. - 2. When AUTO = 0, PLLF and LOCK read as clear. - 3. When AUTO = 1, $\overline{ACQ}$ is read-only. - 4. When PLLON = 0 or VRS7:VRS0 = \$0, BCS is forced clear and is read-only. - 5. When PLLON = 1, the PLL programming register is read-only. - 6. When BCS = 1, PLLON is forced set and is read-only. Figure 7-3. CGMC I/O Register Summary **Technical Data** ## 7.6.1 PLL Control Register The PLL control register (PCTL) contains the interrupt enable and flag bits, the on/off switch, the base clock selector bit, the prescaler bits, and the VCO power-of-two range selector bits. Figure 7-4. PLL Control Register (PCTL) #### PLLIE — PLL Interrupt Enable Bit This read/write bit enables the PLL to generate an interrupt request when the LOCK bit toggles, setting the PLL flag, PLLF. When the AUTO bit in the PLL bandwidth control register (PBWC) is clear, PLLIE cannot be written and reads as logic 0. Reset clears the PLLIE bit. 1 = PLL interrupts enabled 0 = PLL interrupts disabled #### PLLF — PLL Interrupt Flag Bit This read-only bit is set whenever the LOCK bit toggles. PLLF generates an interrupt request if the PLLIE bit also is set. PLLF always reads as logic 0 when the AUTO bit in the PLL bandwidth control register (PBWC) is clear. Clear the PLLF bit by reading the PLL control register. Reset clears the PLLF bit. 1 = Change in lock condition 0 = No change in lock condition **NOTE:** Do not inadvertently clear the PLLF bit. Any read or read-modify-write operation on the PLL control register clears the PLLF bit. PLLON — PLL On Bit This read/write bit activates the PLL and enables the VCO clock, CGMVCLK. PLLON cannot be cleared if the VCO clock is driving the base clock, CGMOUT (BCS = 1). (See **7.4.8 Base Clock Selector Circuit**.) Reset sets this bit so that the loop can stabilize as the MCU is powering up. 1 = PLL on 0 = PLL off #### BCS — Base Clock Select Bit This read/write bit selects either the crystal oscillator output, CGMXCLK, or the VCO clock, CGMVCLK, as the source of the CGMC output, CGMOUT. CGMOUT frequency is one-half the frequency of the selected clock. BCS cannot be set while the PLLON bit is clear. After toggling BCS, it may take up to three CGMXCLK and three CGMVCLK cycles to complete the transition from one source clock to the other. During the transition, CGMOUT is held in stasis. (See 7.4.8 Base Clock Selector Circuit.) Reset clears the BCS bit. 1 = CGMVCLK divided by two drives CGMOUT 0 = CGMXCLK divided by two drives CGMOUT NOTE: PLLON and BCS have built-in protection that prevents the base clock selector circuit from selecting the VCO clock as the source of the base clock if the PLL is off. Therefore, PLLON cannot be cleared when BCS is set, and BCS cannot be set when PLLON is clear. If the PLL is off (PLLON = 0), selecting CGMVCLK requires two writes to the PLL control register. (See 7.4.8 Base Clock Selector Circuit.) PRE1 and PRE0 — Prescaler Program Bits These read/write bits control a prescaler that selects the prescaler power-of-two multiplier, P. (See **7.4.3 PLL Circuits** and **7.4.6 Programming the PLL.**) PRE1 and PRE0 cannot be written when the PLLON bit is set. Reset clears these bits. **NOTE:** The value of P is normally 0 when using a 32.768-kHz crystal as the reference. Table 7-2. PRE1 and PRE0 Programming | PRE1 and PRE0 | Р | Prescaler Multiplier | |---------------|---|----------------------| | 00 | 0 | 1 | | 01 | 1 | 2 | | 10 | 2 | 4 | | 11 | 3 | 8 | VPR1 and VPR0 — VCO Power-of-Two Range Select Bits These read/write bits control the VCO's hardware power-of-two range multiplier E that, in conjunction with L (See 7.4.3 PLL Circuits, 7.4.6 Programming the PLL, and 7.6.5 PLL VCO Range Select Register.) controls the hardware center-of-range frequency, f<sub>VRS</sub>. VPR1:VPR0 cannot be written when the PLLON bit is set. Reset clears these bits. Table 7-3. VPR1 and VPR0 Programming | VPR1 and VPR0 | E | VCO Power-of-Two<br>Range Multiplier | |---------------|------------------|--------------------------------------| | 00 | 0 | 1 | | 01 | 1 | 2 | | 10 | 2 | 4 | | 11 | 3 <sup>(1)</sup> | 8 | <sup>1.</sup> Do not program E to a value of 3. # 7.6.2 PLL Bandwidth Control Register The PLL bandwidth control register (PBWC): - Selects automatic or manual (software-controlled) bandwidth control mode - Indicates when the PLL is locked - In automatic bandwidth control mode, indicates when the PLL is in acquisition or tracking mode - In manual operation, forces the PLL into acquisition or tracking mode MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 7-5. PLL Bandwidth Control Register (PBWC) #### AUTO — Automatic Bandwidth Control Bit This read/write bit selects automatic or manual bandwidth control. When initializing the PLL for manual operation (AUTO = 0), clear the $\overline{ACQ}$ bit before turning on the PLL. Reset clears the AUTO bit. - 1 = Automatic bandwidth control - 0 = Manual bandwidth control #### LOCK — Lock Indicator Bit When the AUTO bit is set, LOCK is a read-only bit that becomes set when the VCO clock, CGMVCLK, is locked (running at the programmed frequency). When the AUTO bit is clear, LOCK reads as logic 0 and has no meaning. The write one function of this bit is reserved for test, so this bit must *always* be written a 0. Reset clears the LOCK bit. - 1 = VCO frequency correct or locked - 0 = VCO frequency incorrect or unlocked ## ACQ — Acquisition Mode Bit When the AUTO bit is set, $\overline{ACQ}$ is a read-only bit that indicates whether the PLL is in acquisition mode or tracking mode. When the AUTO bit is clear, $\overline{ACQ}$ is a read/write bit that controls whether the PLL is in acquisition or tracking mode. In automatic bandwidth control mode (AUTO = 1), the last-written value from manual operation is stored in a temporary location and is recovered when manual operation resumes. Reset clears this bit, enabling acquisition mode. - 1 = Tracking mode - 0 = Acquisition mode **Technical Data** ## 7.6.3 PLL Multiplier Select Register High The PLL multiplier select register high (PMSH) contains the programming information for the high byte of the modulo feedback divider. Figure 7-6. PLL Multiplier Select Register High (PMSH) ## MUL11-MUL8 — Multiplier Select Bits These read/write bits control the high byte of the modulo feedback divider that selects the VCO frequency multiplier N. (See **7.4.3 PLL Circuits** and **7.4.6 Programming the PLL**.) A value of \$0000 in the multiplier select registers configures the modulo feedback divider the same as a value of \$0001. Reset initializes the registers to \$0040 for a default multiply value of 64. # **NOTE:** The multiplier select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1). Bit7-Bit4 — Unimplemented Bits These bits have no function and always read as logic 0s. ## 7.6.4 PLL Multiplier Select Register Low The PLL multiplier select register low (PMSL) contains the programming information for the low byte of the modulo feedback divider. Figure 7-7. PLL Multiplier Select Register Low (PMSL) MUL7-MUL0 — Multiplier Select Bits These read/write bits control the low byte of the modulo feedback divider that selects the VCO frequency multiplier, N. (See **7.4.3 PLL Circuits** and **7.4.6 Programming the PLL**.) MUL7–MUL0 cannot be written when the PLLON bit in the PCTL is set. A value of \$0000 in the multiplier select registers configures the modulo feedback divider the same as a value of \$0001. Reset initializes the register to \$40 for a default multiply value of 64. **NOTE:** The multiplier select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1). ## 7.6.5 PLL VCO Range Select Register **NOTE:** PMRS may be called PVRS on other HC08 derivatives. The PLL VCO range select register (PMRS) contains the programming information required for the hardware configuration of the VCO. Figure 7-8. PLL VCO Range Select Register (PMRS) VRS7-VRS0 — VCO Range Select Bits These read/write bits control the hardware center-of-range linear multiplier L which, in conjunction with E (See 7.4.3 PLL Circuits, 7.4.6 Programming the PLL, and 7.6.1 PLL Control Register.), controls the hardware center-of-range frequency, f<sub>VRS</sub>. VRS7–VRS0 cannot be written when the PLLON bit in the PCTL is set. (See 7.4.7 Special Programming Exceptions.) A value of \$00 in the VCO range select register disables the PLL and clears the BCS bit in the PLL control register (PCTL). (See 7.4.8 Base Clock Selector Circuit and 7.4.7 Special Programming Exceptions.). Reset initializes the register to \$40 for a default range multiply value of 64. **NOTE:** The VCO range select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1) and such that the VCO clock cannot be selected as the source of the base clock (BCS = 1) if the VCO range select bits are all clear. The PLL VCO range select register must be programmed correctly. Incorrect programming can result in failure of the PLL to achieve lock. ## 7.6.6 PLL Reference Divider Select Register **NOTE:** PMDS may be called PRDS on other HC08 derivatives. The PLL reference divider select register (PMDS) contains the programming information for the modulo reference divider. Figure 7-9. PLL Reference Divider Select Register (PMDS) RDS3-RDS0 — Reference Divider Select Bits These read/write bits control the modulo reference divider that selects the reference division factor, R. (See 7.4.3 PLL Circuits and 7.4.6 Programming the PLL.) RDS7–RDS0 cannot be written when the PLLON bit in the PCTL is set. A value of \$00 in the reference divider select register configures the reference divider the same as a value of \$01. (See 7.4.7 Special Programming Exceptions.) Reset initializes the register to \$01 for a default divide value of 1. **NOTE:** The reference divider select bits have built-in protection such that they cannot be written when the PLL is on (PLLON = 1). **NOTE:** The default divide value of 1 is recommended for all applications. Bit7-Bit4 — Unimplemented Bits These bits have no function and always read as logic 0s. # 7.7 Interrupts When the AUTO bit is set in the PLL bandwidth control register (PBWC), the PLL can generate a CPU interrupt request every time the LOCK bit changes state. The PLLIE bit in the PLL control register (PCTL) enables CPU interrupts from the PLL. PLLF, the interrupt flag in the PCTL, becomes set whether interrupts are enabled or not. When the AUTO bit is clear, CPU interrupts from the PLL are disabled and PLLF reads as logic 0. Software should read the LOCK bit after a PLL interrupt request to see if the request was due to an entry into lock or an exit from lock. When the PLL enters lock, the VCO clock, CGMVCLK, divided by two can be selected as the CGMOUT source by setting BCS in the PCTL. When the PLL exits lock, the VCO clock frequency is corrupt, and appropriate precautions should be taken. If the application is not frequency sensitive, interrupts should be disabled to prevent PLL interrupt service routines from impeding software performance or from exceeding stack limitations. #### **NOTE:** Software can select the CGMVCLK divided by two as the CGMOUT source even if the PLL is not locked (LOCK = 0). Therefore, software should make sure the PLL is locked before setting the BCS bit. # 7.8 Special Modes The WAIT instruction puts the MCU in low power-consumption standby modes. #### 7.8.1 Wait Mode The WAIT instruction does not affect the CGMC. Before entering wait mode, software can disengage and turn off the PLL by clearing the BCS and PLLON bits in the PLL control register (PCTL) to save power. Less power-sensitive applications can disengage the PLL without turning it off, so that the PLL clock is immediately available at WAIT exit. This would be the case also when the PLL is to wake the MCU from wait mode, such as when the PLL is first enabled and waiting for LOCK or LOCK is lost. MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### 7.8.2 Stop Mode If the OSCSTOPENB bit in the CONFIG register is cleared (default), then the STOP instruction disables the CGMC (oscillator and phase locked loop) and holds low all CGMC outputs (CGMXCLK, CGMOUT, and CGMINT). If the STOP instruction is executed with the VCO clock, CGMVCLK, divided by two driving CGMOUT, the PLL automatically clears the BCS bit in the PLL control register (PCTL), thereby selecting the crystal clock, CGMXCLK, divided by two as the source of CGMOUT. When the MCU recovers from STOP, the crystal clock divided by two drives CGMOUT and BCS remains clear. If the OSCSTOPENB bit in the CONFIG register is set, then the phase locked loop is shut off but the oscillator will continue to operate in stop mode. ## 7.8.3 CGMC During Break Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See 19.8.3 SIM Break Flag Control Register.) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the PLLF bit during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write the PLL control register during the break state without affecting the PLLF bit. # 7.9 Acquisition/Lock Time Specifications The acquisition and lock times of the PLL are, in many applications, the most critical PLL design parameters. Proper design and use of the PLL ensures the highest stability and lowest acquisition/lock times. ## 7.9.1 Acquisition/Lock Time Definitions Typical control systems refer to the acquisition time or lock time as the reaction time, within specified tolerances, of the system to a step input. In a PLL, the step input occurs when the PLL is turned on or when it suffers a noise hit. The tolerance is usually specified as a percent of the step input or when the output settles to the desired value plus or minus a percent of the frequency change. Therefore, the reaction time is constant in this definition, regardless of the size of the step input. For example, consider a system with a 5 percent acquisition time tolerance. If a command instructs the system to change from 0 Hz to 1 MHz, the acquisition time is the time taken for the frequency to reach 1 MHz $\pm 50$ kHz. Fifty kHz = 5% of the 1-MHz step input. If the system is operating at 1 MHz and suffers a -100-kHz noise hit, the acquisition time is the time taken to return from 900 kHz to 1 MHz $\pm 5$ kHz. Five kHz = 5% of the 100-kHz step input. Other systems refer to acquisition and lock times as the time the system takes to reduce the error between the actual output and the desired output to within specified tolerances. Therefore, the acquisition or lock time varies according to the original error in the output. Minor errors may not even be registered. Typical PLL applications prefer to use this definition because the system requires the output frequency to be within a certain tolerance of the desired frequency regardless of the size of the initial error. #### 7.9.2 Parametric Influences on Reaction Time Acquisition and lock times are designed to be as short as possible while still providing the highest possible stability. These reaction times are not constant, however. Many factors directly and indirectly affect the acquisition time. The most critical parameter which affects the reaction times of the PLL is the reference frequency, f<sub>RDV</sub>. This frequency is the input to the phase detector and controls how often the PLL makes corrections. For stability, the corrections must be small compared to the desired frequency, so several corrections are required to reduce the frequency error. Therefore, the slower the reference the longer it takes to make these corrections. This parameter is under user control via the choice of crystal frequency f<sub>XCLK</sub> and the R value programmed in the reference divider. (See 7.4.3 PLL Circuits, 7.4.6 Programming the PLL, and 7.6.6 PLL Reference Divider Select Register.) Another critical parameter is the external filter network. The PLL modifies the voltage on the VCO by adding or subtracting charge from capacitors in this network. Therefore, the rate at which the voltage changes for a given frequency error (thus change in charge) is proportional to the capacitance. The size of the capacitor also is related to the stability of the PLL. If the capacitor is too small, the PLL cannot make small enough adjustments to the voltage and the system cannot lock. If the capacitor is too large, the PLL may not be able to adjust the voltage in a reasonable time. (See **7.9.3 Choosing a Filter**.) Also important is the operating voltage potential applied to $V_{DDA}$ . The power supply potential alters the characteristics of the PLL. A fixed value is best. Variable supplies, such as batteries, are acceptable if they vary within a known range at very slow speeds. Noise on the power supply is not acceptable, because it causes small frequency errors which continually change the acquisition time of the PLL. Temperature and processing also can affect acquisition time because the electrical characteristics of the PLL change. The part operates as specified as long as these influences stay within the specified limits. External factors, however, can cause drastic changes in the operation of the PLL. These factors include noise injected into the PLL through the **Technical Data** filter capacitor, filter capacitor leakage, stray impedances on the circuit board, and even humidity or circuit board contamination. #### 7.9.3 Choosing a Filter As described in **7.9.2 Parametric Influences on Reaction Time**, the external filter network is critical to the stability and reaction time of the PLL. The PLL is also dependent on reference frequency and supply voltage. Either of the filter networks in **Figure 7-10** is recommended when using a 32.768 kHz reference crystal. **Figure 7-10** (a) is used for applications requiring better stability. **Figure 7-10** (b) is used in low-cost applications where stability is not critical. Figure 7-10. PLL Filter # Section 8. Configuration Register (CONFIG) #### 8.1 Contents | 8.2 | Introduction1 | 37 | |-----|------------------------|----| | 8.3 | Functional Description | 37 | #### 8.2 Introduction This section describes the configuration registers, CONFIG1 and CONFIG2. The configuration registers enable or disable these options: - Stop mode recovery time (32 CGMXCLK cycles or 4096 CGMXCLK cycles) - COP timeout period (2<sup>18</sup> 2<sup>4</sup> or 2<sup>13</sup> 2<sup>4</sup> CGMXCLK cycles) - STOP instruction - Computer operating properly module (COP) - Low-voltage inhibit (LVI) module control and voltage trip point selection - Enable/disable the oscillator (OSC) during stop mode # 8.3 Functional Description The configuration registers are used in the initialization of various options. The configuration registers can be written once after each reset. All of the configuration register bits are cleared during reset. Since the various options affect the operation of the MCU, it is recommended that these registers be written immediately after reset. The configuration registers are located at \$001E and \$001F. The configuration register may be read at anytime. MC68HC908GP32•MC68HC08GP32 — Rev. 6 NOTE: On a FLASH device, the options except LVI5OR3 are one-time writeable by the user after each reset. The LVI5OR3 bit is one-time writeable by the user only after each POR (power-on reset). The CONFIG registers are not in the FLASH memory but are special registers containing one-time writeable latches after each reset. Upon a reset, the CONFIG registers default to predetermined settings as shown in Figure 8-1 and Figure 8-2. Figure 8-1. Configuration Register 2 (CONFIG2) Note: LVI5OR3 bit is only reset via POR (power-on reset) Figure 8-2. Configuration Register 1 (CONFIG1) OSCSTOPENB— Oscillator Stop Mode Enable Bar Bit OSCSTOPENB enables the oscillator to continue operating during stop mode. Setting the OSCSTOPENB bit allows the oscillator to operate continuously even during stop mode. This is useful for driving the timebase module to allow it to generate periodic wakeup while in stop mode. (See 3.6 Clock Generator Module (CGM) subsection 3.6.2 Stop Mode.) - 1 = Oscillator enabled to operate during stop mode - 0 = Oscillator disabled during stop mode (default) **Technical Data** #### SCIBDSRC — SCI Baud Rate Clock Source Bit SCIBDSRC controls the clock source used for the SCI. The setting of this bit affects the frequency at which the SCI operates. - 1 = Internal data bus clock used as clock source for SCI - 0 = External oscillator used as clock source for SCI #### COPRS — COP Rate Select Bit COPRS selects the COP timeout period. Reset clears COPRS. (See Section 9. Computer Operating Properly (COP).) - 1 = COP timeout period = $2^{13} 2^4$ CGMXCLK cycles - $0 = COP \text{ timeout period} = 2^{18} 2^4 CGMXCLK cycles}$ ## LVISTOP — LVI Enable in Stop Mode Bit When the LVIPWRD bit is clear, setting the LVISTOP bit enables the LVI to operate during stop mode. Reset clears LVISTOP. (See **3.6.2 Stop Mode**.) - 1 = LVI enabled during stop mode - 0 = LVI disabled during stop mode #### LVIRSTD — LVI Reset Disable Bit LVIRSTD disables the reset signal from the LVI module. (See Section 14. Low-Voltage Inhibit (LVI).) - 1 = LVI module resets disabled - 0 = LVI module resets enabled #### LVIPWRD — LVI Power Disable Bit LVIPWRD disables the LVI module. (See Section 14. Low-Voltage Inhibit (LVI).) - 1 = LVI module power disabled - 0 = LVI module power enabled #### LVI5OR3 — LVI 5-V or 3-V Operating Mode Bit LVI5OR3 selects the voltage operating mode of the LVI module. (See Section 14. Low-Voltage Inhibit (LVI).) The voltage mode selected for the LVI should match the operating $V_{DD}$ . See Section 23. **Electrical Specifications** for the LVI's voltage trip points for each of the modes. - 1 = LVI operates in 5-V mode. - 0 = LVI operates in 3-V mode. # **Configuration Register (CONFIG)** SSREC — Short Stop Recovery Bit SSREC enables the CPU to exit stop mode with a delay of 32 CGMXCLK cycles instead of a 4096-CGMXCLK cycle delay. 1 = Stop mode recovery after 32 CGMXCLK cycles 0 = Stop mode recovery after 4096 CGMXCLKC cycles NOTE: Exiting stop mode by pulling reset will result in the long stop recovery. If using an external crystal oscillator, do not set the SSREC bit. NOTE: When the LVISTOP is enabled, the system stabilization time for power on reset and long stop recovery (both 4096 CGMXCLK cycles) gives a delay longer than the enable time for the LVI. There is no period where the MCU is not protected from a low power condition. However, when using the short stop recovery configuration option, the 32-CGMXCLK delay is less than the LVI's turn-on time and there exists a period in startup where the LVI is not protecting the MCU. STOP — STOP Instruction Enable Bit STOP enables the STOP instruction. 1 = STOP instruction enabled 0 = STOP instruction treated as illegal opcode COPD — COP Disable Bit COPD disables the COP module. (See Section 9. Computer Operating Properly (COP).) 1 = COP module disabled 0 = COP module enabled # Section 9. Computer Operating Properly (COP) # 9.1 Contents | 9.2 | Introduction | |-----------------------|-----------------------------------------------| | 9.3 | Functional Description | | 9.4 | I/O Signals | | 9.4.1 | CGMXCLK | | 9.4.2 | STOP Instruction | | 9.4.3 | COPCTL Write | | 9.4.4 | Power-On Reset | | 9.4.5 | Internal Reset144 | | 9.4.6 | Reset Vector Fetch144 | | 9.4.7 | COPD (COP Disable)144 | | 9.4.8 | COPRS (COP Rate Select) | | 9.5 | COP Control Register145 | | 9.6 | Interrupts145 | | 9.7 | Monitor Mode | | 9.8<br>9.8.1<br>9.8.2 | Low-Power Modes.145Wait Mode.146Stop Mode.146 | | 9.9 | COP Module During Break Mode | #### 9.2 Introduction The computer operating properly (COP) module contains a free-running counter that generates a reset if allowed to overflow. The COP module helps software recover from runaway code. Prevent a COP reset by clearing the COP counter periodically. The COP module can be disabled through the COPD bit in the CONFIG register. # 9.3 Functional Description Figure 9-1 shows the structure of the COP module. Figure 9-1. COP Block Diagram The COP counter is a free-running 6-bit counter preceded by a 12-bit prescaler counter. If not cleared by software, the COP counter overflows and generates an asynchronous reset after $2^{18} - 2^4$ or $2^{13} - 2^4$ CGMXCLK cycles, depending on the state of the COP rate select bit, COPRS, in the configuration register. With a $2^{13} - 2^4$ CGMXCLK cycle overflow option, a 32.768-kHz crystal gives a COP timeout period of 250 ms. Writing any value to location \$FFFF before an overflow occurs prevents a COP reset by clearing the COP counter and stages 12 through 5 of the prescaler. #### NOTE: Service the COP immediately after reset and before entering or after exiting stop mode to guarantee the maximum time before the first COP counter overflow. A COP reset pulls the $\overline{RST}$ pin low for 32 CGMXCLK cycles and sets the COP bit in the reset status register (RSR). In monitor mode, the COP is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ is held at $V_{TST}$ . During the break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP. #### NOTE: Place COP clearing instructions in the main program and not in an interrupt subroutine. Such an interrupt subroutine could keep the COP from generating a reset even while the main program is not working properly. ## 9.4 I/O Signals The following paragraphs describe the signals shown in Figure 9-1. #### 9.4.1 CGMXCLK CGMXCLK is the crystal oscillator output signal. CGMXCLK frequency is equal to the crystal frequency. ## 9.4.2 STOP Instruction The STOP instruction clears the COP prescaler. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Computer Operating Properly (COP) #### 9.4.3 COPCTL Write Writing any value to the COP control register (COPCTL) (see 9.5 COP Control Register) clears the COP counter and clears bits 12 through 5 of the prescaler. Reading the COP control register returns the low byte of the reset vector. #### 9.4.4 Power-On Reset The power-on reset (POR) circuit clears the COP prescaler 4096 CGMXCLK cycles after power-up. #### 9.4.5 Internal Reset An internal reset clears the COP prescaler and the COP counter. #### 9.4.6 Reset Vector Fetch A reset vector fetch occurs when the vector address appears on the data bus. A reset vector fetch clears the COP prescaler. #### 9.4.7 COPD (COP Disable) The COPD signal reflects the state of the COP disable bit (COPD) in the configuration register. (See Section 8. Configuration Register (CONFIG).) ## 9.4.8 COPRS (COP Rate Select) The COPRS signal reflects the state of the COP rate select bit (COPRS) in the configuration register. (See Section 8. Configuration Register (CONFIG).) ## 9.5 COP Control Register The COP control register is located at address \$FFFF and overlaps the reset vector. Writing any value to \$FFFF clears the COP counter and starts a new timeout period. Reading location \$FFFF returns the low byte of the reset vector. Figure 9-2. COP Control Register (COPCTL) ## 9.6 Interrupts The COP does not generate CPU interrupt requests. ## 9.7 Monitor Mode When monitor mode is entered with $V_{TST}$ on the $\overline{IRQ}$ pin, the COP is disabled as long as $V_{TST}$ remains on the $\overline{IRQ}$ pin or the $\overline{RST}$ pin. When monitor mode is entered by having blank reset vectors and not having $V_{TST}$ on the $\overline{IRQ}$ pin, the COP is automatically disabled until a POR occurs. ### 9.8 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. ## Computer Operating Properly (COP) #### 9.8.1 Wait Mode The COP remains active during wait mode. To prevent a COP reset during wait mode, periodically clear the COP counter in a CPU interrupt routine. ## 9.8.2 Stop Mode Stop mode turns off the CGMXCLK input to the COP and clears the COP prescaler. Service the COP immediately before entering or after exiting stop mode to ensure a full COP timeout period after entering or exiting stop mode. To prevent inadvertently turning off the COP with a STOP instruction, a configuration option is available that disables the STOP instruction. When the STOP bit in the configuration register has the STOP instruction is disabled, execution of a STOP instruction results in an illegal opcode reset. ## 9.9 COP Module During Break Mode The COP is disabled during a break interrupt when $V_{TST}$ is present on the $\overline{RST}$ pin. # Section 10. Central Processor Unit (CPU) #### 10.1 Contents | 10.2 | Introduction147 | |--------|--------------------------------| | 10.3 | Features | | 10.4 | CPU Registers | | 10.4.1 | Accumulator | | 10.4.2 | Index Register | | 10.4.3 | Stack Pointer | | 10.4.4 | Program Counter | | 10.4.5 | Condition Code Register | | 10.5 | Arithmetic/Logic Unit (ALU)154 | | 10.6 | Low-Power Modes | | 10.6.1 | Wait Mode | | 10.6.2 | Stop Mode | | 10.7 | CPU During Break Interrupts | | 10.8 | Instruction Set Summary156 | | 10.9 | Opcode Map | ## 10.2 Introduction The M68HC08 CPU (central processor unit) is an enhanced and fully object-code-compatible version of the M68HC05 CPU. The *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) contains a description of the CPU instruction set, addressing modes, and architecture. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## **Central Processor Unit (CPU)** #### 10.3 Features - Object code fully upward-compatible with M68HC05 Family - 16-bit stack pointer with stack manipulation instructions - 16-bit index register with x-register manipulation instructions - 8-MHz CPU internal bus frequency - 64-Kbyte program/data memory space - 16 addressing modes - Memory-to-memory data moves without using accumulator - Fast 8-bit by 8-bit multiply and 16-bit by 8-bit divide instructions - Enhanced binary-coded decimal (BCD) data handling - Modular architecture with expandable internal bus definition for extension of addressing range beyond 64 Kbytes - Low-power stop and wait modes ## 10.4 CPU Registers **Figure 10-1** shows the five CPU registers. CPU registers are not part of the memory map. Figure 10-1. CPU Registers #### 10.4.1 Accumulator The accumulator is a general-purpose 8-bit register. The CPU uses the accumulator to hold operands and the results of arithmetic/logic operations. Figure 10-2. Accumulator (A) ## 10.4.2 Index Register The 16-bit index register allows indexed addressing of a 64-Kbyte memory space. H is the upper byte of the index register, and X is the lower byte. H:X is the concatenated 16-bit index register. In the indexed addressing modes, the CPU uses the contents of the index register to determine the conditional address of the operand. The index register can serve also as a temporary data storage location. Figure 10-3. Index Register (H:X) #### 10.4.3 Stack Pointer The stack pointer is a 16-bit register that contains the address of the next location on the stack. During a reset, the stack pointer is preset to \$00FF. The reset stack pointer (RSP) instruction sets the least significant byte to \$FF and does not affect the most significant byte. The stack pointer decrements as data is pushed onto the stack and increments as data is pulled from the stack. In the stack pointer 8-bit offset and 16-bit offset addressing modes, the stack pointer can function as an index register to access data on the stack. The CPU uses the contents of the stack pointer to determine the conditional address of the operand. Figure 10-4. Stack Pointer (SP) #### **NOTE:** The location of the stack is arbitrary and may be relocated anywhere in RAM. Moving the SP out of page 0 (\$0000 to \$00FF) frees direct address (page 0) space. For correct operation, the stack pointer must point only to RAM locations. ## 10.4.4 Program Counter The program counter is a 16-bit register that contains the address of the next instruction or operand to be fetched. Normally, the program counter automatically increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. During reset, the program counter is loaded with the reset vector address located at \$FFFE and \$FFFF. The vector address is the address of the first instruction to be executed after exiting the reset state. Figure 10-5. Program Counter (PC) ## 10.4.5 Condition Code Register The 8-bit condition code register contains the interrupt mask and five flags that indicate the results of the instruction just executed. Bits 6 and 5 are set permanently to logic 1. The following paragraphs describe the functions of the condition code register. Figure 10-6. Condition Code Register (CCR) ## V — Overflow Flag The CPU sets the overflow flag when a two's complement overflow occurs. The signed branch instructions BGT, BGE, BLE, and BLT use the overflow flag. 1 = Overflow 0 = No overflow ### H — Half-Carry Flag The CPU sets the half-carry flag when a carry occurs between accumulator bits 3 and 4 during an add-without-carry (ADD) or add-with-carry (ADC) operation. The half-carry flag is required for binary-coded decimal (BCD) arithmetic operations. The DAA instruction uses the states of the H and C flags to determine the appropriate correction factor. 1 = Carry between bits 3 and 4 0 = No carry between bits 3 and 4 ## I — Interrupt Mask When the interrupt mask is set, all maskable CPU interrupts are disabled. CPU interrupts are enabled when the interrupt mask is cleared. When a CPU interrupt occurs, the interrupt mask is set automatically after the CPU registers are saved on the stack, but before the interrupt vector is fetched. 1 = Interrupts disabled 0 = Interrupts enabled ## **NOTE:** To maintain M6805 Family compatibility, the upper byte of the index register (H) is not stacked automatically. If the interrupt service routine modifies H, then the user must stack and unstack H using the PSHH and PULH instructions. After the I bit is cleared, the highest-priority interrupt request is serviced first. A return-from-interrupt (RTI) instruction pulls the CPU registers from the stack and restores the interrupt mask from the stack. After any reset, the interrupt mask is set and can be cleared only by the clear interrupt mask software instruction (CLI). #### N — Negative flag The CPU sets the negative flag when an arithmetic operation, logic operation, or data manipulation produces a negative result, setting bit 7 of the result. 1 = Negative result 0 = Non-negative result ## Z — Zero flag The CPU sets the zero flag when an arithmetic operation, logic operation, or data manipulation produces a result of \$00. 1 = Zero result 0 = Non-zero result ## **Central Processor Unit (CPU)** ## C — Carry/Borrow Flag The CPU sets the carry/borrow flag when an addition operation produces a carry out of bit 7 of the accumulator or when a subtraction operation requires a borrow. Some instructions — such as bit test and branch, shift, and rotate — also clear or set the carry/borrow flag. 1 = Carry out of bit 7 0 = No carry out of bit 7 ## 10.5 Arithmetic/Logic Unit (ALU) The ALU performs the arithmetic and logic operations defined by the instruction set. Refer to the *CPU08 Reference Manual* (Motorola document order number CPU08RM/AD) for a description of the instructions and addressing modes and more detail about the architecture of the CPU. ## 10.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. #### 10.6.1 Wait Mode The WAIT instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling interrupts. After exit from wait mode by interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock ## 10.6.2 Stop Mode The STOP instruction: - Clears the interrupt mask (I bit) in the condition code register, enabling external interrupts. After exit from stop mode by external interrupt, the I bit remains clear. After exit by reset, the I bit is set. - Disables the CPU clock After exiting stop mode, the CPU clock begins running after the oscillator stabilization delay. ## 10.7 CPU During Break Interrupts If a break module is present on the MCU, the CPU starts a break interrupt by: - Loading the instruction register with the SWI instruction - Loading the program counter with \$FFFC:\$FFFD or with \$FEFC:\$FEFD in monitor mode The break interrupt begins after completion of the CPU instruction in progress. If the break address register match occurs on the last cycle of a CPU instruction, the break interrupt begins immediately. A return-from-interrupt instruction (RTI) in the break routine ends the break interrupt and returns the MCU to normal operation if the break interrupt has been deasserted. # 10.8 Instruction Set Summary **Table 10-1. Instruction Set Summary** | Source<br>Form | Operation | Description | | Εſ | | ct<br>CR | | | Address<br>Mode | Opcode | Operand | les | |------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------|----------|----------|---|----------|-----------|-----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|----------------------------| | 1 01111 | | | ٧ | Н | I | N | Z | С | Add | Opc | obe | Cycles | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X<br>ADC opr,SP<br>ADC opr,SP | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>‡</b> | <b>\$</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A9<br>B9<br>C9<br>D9<br>E9<br>F9<br>9EE9<br>9ED9 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2 3 4 4 3 2 4 5 | | ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X<br>ADD opr,SP<br>ADD opr,SP | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | <b>‡</b> | _ | <b>‡</b> | <b>\_</b> | <b>\$</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AB<br>BB<br>CB<br>DB<br>EB<br>FB<br>9EEB<br>9EDB | | 2 3 4 4 3 2 4 5 | | AIS #opr | Add Immediate Value (Signed) to SP | $SP \leftarrow (SP) + (16 \; w \; M)$ | _ | - | _ | - | _ | - | IMM | A7 | ii | 2 | | AIX #opr | Add Immediate Value (Signed) to H:X | $H:X \leftarrow (H:X) + (16 ^{\circ}M)$ | - | - | - | - | - | - | IMM | AF | ii | 2 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X<br>AND opr,SP<br>AND opr,SP | Logical AND | A ← (A) & (M) | 0 | - | - | <b>‡</b> | <b>‡</b> | - | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>9EE4<br>9ED4 | | 2 3 4 4 3 2 4 5 | | ASL opr<br>ASLA<br>ASLX<br>ASL opr,X<br>ASL ,X<br>ASL opr,SP | Arithmetic Shift Left<br>(Same as LSL) | C - 0 b0 | <b>‡</b> | - | - | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ASR opr<br>ASRA<br>ASRX<br>ASR opr,X<br>ASR opr,X<br>ASR opr,SP | Arithmetic Shift Right | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 37<br>47<br>57<br>67<br>77<br>9E67 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | BCC rel | Branch if Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel ? (C) = 0$ | _ | _ | _ | - | - | _ | REL | 24 | rr | 3 | **Table 10-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct ( | | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------------------|---|----|---|----------|-----------|-----|----------------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------|--------------------------------------| | Form | · | · | ٧ | Н | I | N | Z | С | Add<br>Mod | Opc | Ope | Cycles | | BCLR n, opr | Clear Bit n in M | Mn ← 0 | - | _ | _ | _ | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 11<br>13<br>15<br>17<br>19<br>1B<br>1D<br>1F | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BCS rel | Branch if Carry Bit Set (Same as BLO) | PC ← (PC) + 2 + rel? (C) = 1 | _ | - | _ | - | _ | - | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + rel ? (Z) = 1 | _ | - | - | - | - | - | REL | 27 | rr | 3 | | BGE opr | Branch if Greater Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 0$ | - | - | - | - | - | - | REL | 90 | rr | 3 | | BGT opr | Branch if Greater Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) (N \oplus V) = 0$ | _ | - | _ | - | - | - | REL | 92 | rr | 3 | | BHCC rel | Branch if Half Carry Bit Clear | $PC \leftarrow (PC) + 2 + rel? (H) = 0$ | - | - | _ | _ | ı | - | REL | 28 | rr | 3 | | BHCS rel | Branch if Half Carry Bit Set | PC ← (PC) + 2 + rel? (H) = 1 | _ | - | - | _ | - | - | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? (C) (Z) = 0$ | - | - | _ | - | - | REL | 22 | rr | 3 | | | BHS rel | Branch if Higher or Same (Same as BCC) | PC ← (PC) + 2 + rel? (C) = 0 | _ | _ | _ | - | - | - | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin High | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 1$ | _ | _ | _ | _ | _ | _ | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | _ | _ | _ | _ | _ | _ | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr<br>BIT opr,X<br>BIT opr,X<br>BIT,X<br>BIT opr,SP<br>BIT opr,SP | Bit Test | (A) & (M) | 0 | _ | _ | <b>‡</b> | <b>\$</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A5<br>B5<br>C5<br>D5<br>E5<br>F5<br>9EE5<br>9ED5 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | BLE opr | Branch if Less Than or Equal To (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (Z) (N \oplus V) = 1$ | - | _ | - | - | - | - | REL | 93 | rr | 3 | | BLO rel | Branch if Lower (Same as BCS) | $PC \leftarrow (PC) + 2 + rel? (C) = 1$ | _ | - | - | _ | _ | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | $PC \leftarrow (PC) + 2 + rel? (C) (Z) = 1$ | - | - | _ | _ | _ | _ | REL | 23 | rr | 3 | | BLT opr | Branch if Less Than (Signed Operands) | $PC \leftarrow (PC) + 2 + rel? (N \oplus V) = 1$ | - | _ | _ | _ | _ | _ | REL | 91 | rr | 3 | | BMC rel | Branch if Interrupt Mask Clear | $PC \leftarrow (PC) + 2 + rel? (I) = 0$ | Ŀ | L- | _ | _ | _ | L | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + rel? (N) = 1 | _ | _ | _ | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt Mask Set | $PC \leftarrow (PC) + 2 + rel? (I) = 1$ | - | - | _ | _ | _ | _ | REL | 2D | rr | 3 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Table 10-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct ( | | | Address<br>Mode | Opcode | Operand | les | |-------------------------------------------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|---|------|---|----------|----------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------|---------------------------------| | Form | | · | ٧ | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel?(Z) = 0$ | _ | - | _ | - | _ | - | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? (N) = 0$ | _ | - | _ | - | _ | - | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel | _ | - | _ | - | _ | - | REL | 20 | rr | 3 | | BRCLR n,opr,rel | Branch if Bit <i>n</i> in M Clear | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 0 | _ | _ | _ | _ | _ | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 01<br>03<br>05<br>07<br>09<br>0B<br>0D<br>0F | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 55555555 | | BRN rel | Branch Never | PC ← (PC) + 2 | _ | _ | _ | - | - | - | REL | 21 | rr | 3 | | BRSET n,opr,rel | Branch if Bit <i>n</i> in M Set | PC ← (PC) + 3 + <i>rel</i> ? (Mn) = 1 | _ | _ | _ | _ | ı | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 00<br>02<br>04<br>06<br>08<br>0A<br>0C<br>0E | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 55555555 | | BSET n,opr | Set Bit <i>n</i> in M | Mn ← 1 | | _ | _ | _ | | _ | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 10<br>12<br>14<br>16<br>18<br>1A<br>1C<br>1E | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 4<br>4<br>4<br>4<br>4<br>4<br>4 | | BSR rel | Branch to Subroutine | $\begin{array}{l} PC \leftarrow (PC) + 2; push (PCL) \\ SP \leftarrow (SP) - 1; push (PCH) \\ SP \leftarrow (SP) - 1 \\ PC \leftarrow (PC) + \mathit{rel} \end{array}$ | _ | _ | _ | _ | _ | _ | REL | AD | rr | 4 | | CBEQ opr,rel<br>CBEQA #opr,rel<br>CBEQX #opr,rel<br>CBEQ opr,X+,rel<br>CBEQ X+,rel<br>CBEQ opr,SP,rel | Compare and Branch if Equal | $\begin{array}{c} PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (X) - (M) = \$00 \\ PC \leftarrow (PC) + 3 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 2 + rel \ ? \ (A) - (M) = \$00 \\ PC \leftarrow (PC) + 4 + rel \ ? \ (A) - (M) = \$00 \\ \end{array}$ | _ | _ | _ | _ | _ | _ | DIR<br>IMM<br>IMM<br>IX1+<br>IX+<br>SP1 | 31<br>41<br>51<br>61<br>71<br>9E61 | dd rr<br>ii rr<br>ii rr<br>ff rr<br>rr<br>ff rr | 5<br>4<br>4<br>5<br>4<br>6 | | CLC | Clear Carry Bit | C ← 0 | _ | _ | _ | - | - | 0 | INH | 98 | | 1 | | CLI | Clear Interrupt Mask | I ← 0 | - | - | 0 | - | _ | _ | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLRH<br>CLR opr,X<br>CLR ,X<br>CLR opr,SP | Clear | $\begin{array}{l} M \leftarrow \$00 \\ A \leftarrow \$00 \\ X \leftarrow \$00 \\ H \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ M \leftarrow \$00 \\ \end{array}$ | 0 | _ | _ | 0 | 1 | _ | DIR<br>INH<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3F<br>4F<br>5F<br>8C<br>6F<br>7F<br>9E6F | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | **Table 10-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | Εſ | | ct<br>CR | on | l | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----|---|--------------|-----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | 1 01111 | | | ٧ | Н | I | N | Z | С | Adc | odo | obe | Cycles | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X<br>CMP opr,SP<br>CMP opr,SP | Compare A with M | (A) – (M) | <b>‡</b> | _ | _ | <b>\$</b> | <b>‡</b> | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A1<br>B1<br>C1<br>D1<br>E1<br>F1<br>9EE1 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X<br>COM opr,SP | Complement (One's Complement) | $\begin{array}{c} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | 0 | _ | _ | <b>‡</b> | <b>\$</b> | 1 | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 33<br>43<br>53<br>63<br>73<br>9E63 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | CPHX #opr<br>CPHX opr | Compare H:X with M | (H:X) – (M:M + 1) | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR | 65<br>75 | ii ii+1<br>dd | 3<br>4 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX,X<br>CPX opr,X<br>CPX opr,X<br>CPX opr,SP<br>CPX opr,SP | Compare X with M | (X) – (M) | <b>\$</b> | _ | _ | <b>\( \)</b> | <b>\$</b> | <b>1</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A3<br>B3<br>C3<br>D3<br>E3<br>F3<br>9EE3<br>9ED3 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | DAA | Decimal Adjust A | (A) <sub>10</sub> | U | _ | _ | \$ | \$ | <b>‡</b> | INH | 72 | | 2 | | DBNZ opr,rel<br>DBNZA rel<br>DBNZX rel<br>DBNZ opr,X,rel<br>DBNZ X,rel<br>DBNZ opr,SP,rel | Decrement and Branch if Not Zero | $\begin{array}{l} A \leftarrow (A) - 1 \text{ or } M \leftarrow (M) - 1 \text{ or } X \leftarrow (X) - 1 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 3 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 2 + rel? \text{ (result)} \neq 0 \\ PC \leftarrow (PC) + 4 + rel? \text{ (result)} \neq 0 \end{array}$ | _ | _ | _ | _ | _ | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3B<br>4B<br>5B<br>6B<br>7B<br>9E6B | dd rr<br>rr<br>rr<br>ff rr<br>rr<br>ff rr | 5<br>3<br>3<br>5<br>4<br>6 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X<br>DEC opr,SP | Decrement | $\begin{array}{c} M \leftarrow (M) - 1 \\ A \leftarrow (A) - 1 \\ X \leftarrow (X) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \\ M \leftarrow (M) - 1 \end{array}$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | - | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3A<br>4A<br>5A<br>6A<br>7A<br>9E6A | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | DIV | Divide | A ← (H:A)/(X)<br>H ← Remainder | _ | - | - | _ | \$ | <b>‡</b> | INH | 52 | | 7 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X<br>EOR opr,SP<br>EOR opr,SP | Exclusive OR M with A | $A \leftarrow (A \oplus M)$ | 0 | _ | _ | <b>\( \)</b> | <b>\$</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A8<br>B8<br>C8<br>D8<br>E8<br>F8<br>9EE8<br>9ED8 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | **Table 10-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct ( | | | Address<br>Mode | Opcode | Operand | les | |------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---|---|----------|-----------|----------|-----------------------------------------------------|--------------------------------------------------|----------------------------|--------------------------------------| | 1 Omi | | | ٧ | Н | I | Ν | Z | С | Add | obc | Ope | Cycles | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X<br>INC opr,SP | Increment | $\begin{array}{l} M \leftarrow (M) + 1 \\ A \leftarrow (A) + 1 \\ X \leftarrow (X) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \\ M \leftarrow (M) + 1 \end{array}$ | <b>‡</b> | - | _ | <b>‡</b> | <b>\$</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3C<br>4C<br>5C<br>6C<br>7C<br>9E6C | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Jump | PC ← Jump Address | - | - | _ | _ | - | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2 3 4 3 2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | PC $\leftarrow$ (PC) + $n$ ( $n$ = 1, 2, or 3)<br>Push (PCL); SP $\leftarrow$ (SP) - 1<br>Push (PCH); SP $\leftarrow$ (SP) - 1<br>PC $\leftarrow$ Unconditional Address | ı | _ | - | _ | ı | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | LDA #opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA opr,X<br>LDA opr,SP<br>LDA opr,SP | Load A from M | $A \leftarrow (M)$ | 0 | _ | _ | <b>‡</b> | <b>\_</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A6<br>B6<br>C6<br>D6<br>E6<br>F6<br>9EE6<br>9ED6 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LDHX # <i>opr</i><br>LDHX <i>opr</i> | Load H:X from M | $H:X \leftarrow (M:M+1)$ | 0 | - | - | <b>‡</b> | <b>‡</b> | - | IMM<br>DIR | 45<br>55 | ii jj<br>dd | 3 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X<br>LDX opr,SP<br>LDX opr,SP | Load X from M | X ← (M) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AE<br>BE<br>CE<br>DE<br>EE<br>FE<br>9EEE<br>9EDE | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X<br>LSL opr,SP | Logical Shift Left<br>(Same as ASL) | C 0 0 b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 38<br>48<br>58<br>68<br>78<br>9E68 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X<br>LSR opr,SP | Logical Shift Right | 0 - C b7 b0 | <b>‡</b> | _ | _ | 0 | <b>\$</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 34<br>44<br>54<br>64<br>74<br>9E64 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | MOV opr,opr<br>MOV opr,X+<br>MOV #opr,opr<br>MOV X+,opr | Move | $(M)_{Destination} \leftarrow (M)_{Source}$<br>$H:X \leftarrow (H:X) + 1 (IX+D, DIX+)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DD<br>DIX+<br>IMD<br>IX+D | 4E<br>5E<br>6E<br>7E | dd dd<br>dd<br>ii dd<br>dd | 5<br>4<br>4<br>4 | | MUL | Unsigned multiply | $X{:}A \leftarrow (X) \times (A)$ | - | 0 | _ | _ | _ | 0 | INH | 42 | | 5 | **Table 10-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | | | ct ( | | | Address<br>Mode | Opcode | Operand | les | |-----------------------------------------------------------------------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|----------|----------|----------|----------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------------|--------------------------------------| | 1 01111 | | | ٧ | Н | I | N | Z | С | Add | Opc | Ope | Cycles | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X<br>NEG opr,SP | Negate (Two's Complement) | $\begin{array}{l} M \leftarrow -(M) = \$00 - (M) \\ A \leftarrow -(A) = \$00 - (A) \\ X \leftarrow -(X) = \$00 - (X) \\ M \leftarrow -(M) = \$00 - (M) \\ M \leftarrow -(M) = \$00 - (M) \end{array}$ | <b>1</b> | - | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 30<br>40<br>50<br>60<br>70<br>9E60 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | NOP | No Operation | None | - | _ | - | - | - | _ | INH | 9D | | 1 | | NSA | Nibble Swap A | A ← (A[3:0]:A[7:4]) | _ | _ | - | _ | - | - | INH | 62 | | 3 | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA,X<br>ORA opr,SP<br>ORA opr,SP | Inclusive OR A and M | $A \leftarrow (A) \mid (M)$ | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | AA<br>BA<br>CA<br>DA<br>EA<br>FA<br>9EEA<br>9EDA | ii<br>dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | PSHA | Push A onto Stack | Push (A); $SP \leftarrow (SP) - 1$ | - | - | - | - | _ | - | INH | 87 | | 2 | | PSHH | Push H onto Stack | Push (H); $SP \leftarrow (SP) - 1$ | - | - | _ | - | - | - | INH | 8B | | 2 | | PSHX | Push X onto Stack | Push (X); $SP \leftarrow (SP) - 1$ | - | - | _ | - | - | - | INH | 89 | | 2 | | PULA | Pull A from Stack | SP ← (SP + 1); Pull (A) | - | - | - | - | _ | - | INH | 86 | | 2 | | PULH | Pull H from Stack | SP ← (SP + 1); Pull (H) | - | - | _ | - | _ | _ | INH | 8A | | 2 | | PULX | Pull X from Stack | $SP \leftarrow (SP + 1); Pull (X)$ | - | - | - | - | _ | - | INH | 88 | | 2 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X<br>ROL opr,SP | Rotate Left through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 39<br>49<br>59<br>69<br>79<br>9E69 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X<br>ROR opr,SP | Rotate Right through Carry | b7 b0 | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 36<br>46<br>56<br>66<br>76<br>9E66 | dd<br>ff<br>ff | 4<br>1<br>1<br>4<br>3<br>5 | | RSP | Reset Stack Pointer | SP ← \$FF | - | - | - | - | _ | - | INH | 9C | | 1 | | RTI | Return from Interrupt | $\begin{array}{c} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 7 | | RTS | Return from Subroutine | $\begin{array}{c} SP \leftarrow SP + 1; Pull (PCH) \\ SP \leftarrow SP + 1; Pull (PCL) \end{array}$ | _ | - | _ | - | - | - | INH | 81 | | 4 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Table 10-1. Instruction Set Summary (Continued)** | Source | Operation | Description | | | | ct<br>CR | | l | Address<br>Mode | ode | Operand | les | |------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|----------|--------------|----------|--------------|-----------------------------------------------------|--------------------------------------------------|-------------------------------------------|--------------------------------------| | Form | • | • | ٧ | Н | I | N | Z | С | Add<br>Mod | Opcode | Ope | Cycles | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC,X<br>SBC opr,SP<br>SBC opr,SP | Subtract with Carry | $A \leftarrow (A) - (M) - (C)$ | <b>‡</b> | _ | _ | <b>‡</b> | <b>‡</b> | <b>\$</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A2<br>B2<br>C2<br>D2<br>E2<br>F2<br>9EE2<br>9ED2 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SEC | Set Carry Bit | C ← 1 | - | - | - | - | - | 1 | INH | 99 | | 1 | | SEI | Set Interrupt Mask I ← 1 - 1 - - | | | | | | | | | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X<br>STA opr,SP<br>STA opr,SP | Store A in M | $M \leftarrow (A)$ | 0 | - | _ | <b>\( \)</b> | <b>‡</b> | - | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | B7<br>C7<br>D7<br>E7<br>F7<br>9EE7<br>9ED7 | dd<br>hh II<br>ee ff<br>ff<br>ff<br>ee ff | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | STHX opr | Store H:X in M | (M:M + 1) ← (H:X) | 0 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR | 35 | dd | 4 | | STOP | Enable IRQ Pin; Stop Oscillator | I ← 0; Stop Oscillator | _ | _ | 0 | - | - | _ | INH | 8E | | 1 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X<br>STX opr,SP<br>STX opr,SP | Store X in M | $M \leftarrow (X)$ | 0 | - | _ | <b>‡</b> | <b>‡</b> | - | DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | BF<br>CF<br>DF<br>EF<br>FF<br>9EEF<br>9EDF | | 3<br>4<br>4<br>3<br>2<br>4<br>5 | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X<br>SUB opr,SP<br>SUB opr,SP | Subtract | A ← (A) − (M) | <b>\$</b> | _ | _ | <b>\_</b> | <b>‡</b> | <b>\( \)</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX<br>SP1<br>SP2 | A0<br>B0<br>C0<br>D0<br>E0<br>F0<br>9EE0<br>9ED0 | | 2<br>3<br>4<br>4<br>3<br>2<br>4<br>5 | | SWI | Software Interrupt | $\begin{array}{c} PC \leftarrow (PC) + 1; Push (PCL) \\ SP \leftarrow (SP) - 1; Push (PCH) \\ SP \leftarrow (SP) - 1; Push (X) \\ SP \leftarrow (SP) - 1; Push (A) \\ SP \leftarrow (SP) - 1; Push (CCR) \\ SP \leftarrow (SP) - 1; I \leftarrow 1 \\ PCH \leftarrow Interrupt Vector High Byte \\ PCL \leftarrow Interrupt Vector Low Byte \\ \end{array}$ | _ | _ | 1 | _ | _ | _ | INH | 83 | | 9 | | TAP | Transfer A to CCR | CCR ← (A) | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 84 | | 2 | | TAX | Transfer A to X | $X \leftarrow (A)$ | _ | _ | _ | _ | _ | _ | INH | 97 | | 1 | | TPA | Transfer CCR to A | A ← (CCR) | - | - | - | - | _ | _ | INH | 85 | | 1 | **Table 10-1. Instruction Set Summary (Continued)** | Source<br>Form | Operation | Description | | Effect on CCR | | | | l | Address<br>Mode | Opcode | Operand | les | |--------------------------------------------------------------|---------------------------|----------------------------------------|---|---------------|---|----------|----------|---|---------------------------------------|------------------------------------|----------------|----------------------------| | 1 01111 | | | ٧ | Н | I | N | Z | С | Add | obc | ope | Cycles | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X<br>TST opr,SP | Test for Negative or Zero | (A) – \$00 or (X) – \$00 or (M) – \$00 | 0 | _ | _ | <b>‡</b> | <b>‡</b> | - | DIR<br>INH<br>INH<br>IX1<br>IX<br>SP1 | 3D<br>4D<br>5D<br>6D<br>7D<br>9E6D | dd<br>ff<br>ff | 3<br>1<br>1<br>3<br>2<br>4 | | TSX | Transfer SP to H:X | H:X ← (SP) + 1 | - | - | - | _ | _ | _ | INH | 95 | | 2 | | TXA | Transfer X to A | $A \leftarrow (X)$ | - | - | - | _ | _ | _ | INH | 9F | | 1 | | TXS | Transfer H:X to SP | (SP) ← (H:X) – 1 | - | - | - | - | _ | _ | INH | 94 | | 2 | | A C CCR dd rr DIR + ee T ff H H hh I II IMM IX 1X 1 + D IX 1X 1X 1 + 1 IX 1X 1 + 1 IX 1X | Direct address of operand Direct address of operand and relative offset of branch instruction Direct to direct addressing mode Direct to indexed with post increment addressing mode High and low bytes of offset in indexed, 16-bit offset addressing Extended addressing mode Offset byte in indexed, 8-bit offset addressing Half-carry bit Index register high byte High and low bytes of operand address in extended addressing Interrupt mask Immediate operand byte Immediate source to direct destination addressing mode Inherent addressing mode Indexed, no offset addressing mode Indexed, no offset, post increment addressing mode Indexed, 8-bit offset addressing mode Indexed, 8-bit offset addressing mode Indexed, 8-bit offset addressing mode Indexed, 8-bit offset addressing mode Indexed, 8-bit offset, post increment addressing mode Indexed, 8-bit offset addressing mode Indexed, 16-bit offset addressing mode Indexed, 16-bit offset addressing mode | PCH<br>PCL | Program counter Program counter high byte Program counter low byte Relative addressing mode Relative program counter offset byte Relative program counter offset byte Stack pointer, 8-bit offset addressing mode Stack pointer 16-bit offset addressing mode Stack pointer Undefined Overflow bit Index register low byte Zero bit Logical AND Logical OR Logical EXCLUSIVE OR Contents of Negation (two's complement) Immediate value Sign extend Loaded with If Concatenated with | |------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | M | Memory location | <u></u> | Set or cleared | | N | Negative bit | | Not affected | # 10.9 Opcode Map See Table 10-2. Technical Data MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Table 10-2. Opcode Map | | Bit Mani | pulation | Branch | | | Read-Mod | dify-Write | | | Cor | itrol | | | Register/Memory | | | | | | | | |------------|----------------------|---------------------|--------------------|--------------------|---------------------|---------------------|---------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|------------------|--|--| | | DIR | DIR | REL | DIR | INH | INH | IX1 | SP1 | IX | INH | INH | IMM | DIR | EXT | IX2 | SP2 | IX1 | SP1 | IX | | | | MSB<br>LSB | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 9E6 | 7 | 8 | 9 | Α | В | С | D | 9ED | E | 9EE | F | | | | 0 | 5<br>BRSET0<br>3 DIR | 4<br>BSET0<br>2 DIR | 3<br>BRA<br>2 REL | | 1<br>NEGA<br>1 INH | 1<br>NEGX<br>1 INH | 4<br>NEG<br>2 IX1 | 0 | 3<br>NEG<br>1 IX | | 3<br>BGE<br>2 REL | 2<br>SUB<br>2 IMM | | 4<br>SUB<br>3 EXT | _ | 5<br>SUB<br>4 SP2 | 3<br>SUB<br>2 IX1 | 4<br>SUB<br>3 SP1 | 2<br>SUB<br>1 IX | | | | 1 | 5<br>BRCLR0<br>3 DIR | 4<br>BCLR0<br>2 DIR | | 5<br>CBEQ<br>3 DIR | | | 5<br>CBEQ<br>3 IX1+ | 6<br>CBEQ<br>4 SP1 | | 4<br>RTS<br>1 INH | 3<br>BLT<br>2 REL | 2<br>CMP<br>2 IMM | | 4<br>CMP<br>3 EXT | 4<br>CMP<br>3 IX2 | 5<br>CMP<br>4 SP2 | 3<br>CMP<br>2 IX1 | 4<br>CMP<br>3 SP1 | 2<br>CMP<br>1 IX | | | | 2 | 5<br>BRSET1<br>3 DIR | BSET1<br>2 DIR | 3<br>BHI<br>2 REL | | 5<br>MUL<br>1 INH | 7<br>DIV<br>1 INH | 3<br>NSA<br>1 INH | | 2<br>DAA<br>1 INH | | 3<br>BGT<br>2 REL | SBC<br>2 IMM | | SBC<br>3 EXT | SBC<br>3 IX2 | 5<br>SBC<br>4 SP2 | 3<br>SBC<br>2 IX1 | 4<br>SBC<br>3 SP1 | SBC<br>1 IX | | | | 3 | 5<br>BRCLR1<br>3 DIR | 4<br>BCLR1<br>2 DIR | | COM<br>2 DIR | 1<br>COMA<br>1 INH | 1<br>COMX<br>1 INH | 4<br>COM<br>2 IX1 | 5<br>COM<br>3 SP1 | | | 3<br>BLE<br>2 REL | | | 4<br>CPX<br>3 EXT | 4<br>CPX<br>3 IX2 | 5<br>CPX<br>4 SP2 | 3<br>CPX<br>2 IX1 | 4<br>CPX<br>3 SP1 | 2<br>CPX<br>1 IX | | | | 4 | 5<br>BRSET2<br>3 DIR | 4<br>BSET2<br>2 DIR | 3<br>BCC<br>2 REL | 4<br>LSR<br>2 DIR | 1<br>LSRA<br>1 INH | 1<br>LSRX<br>1 INH | 4<br>LSR<br>2 IX1 | 5<br>LSR<br>3 SP1 | 3<br>LSR<br>1 IX | 2<br>TAP<br>1 INH | 2<br>TXS<br>1 INH | | | 4<br>AND<br>3 EXT | 4<br>AND<br>3 IX2 | 5<br>AND<br>4 SP2 | | 4<br>AND<br>3 SP1 | 2<br>AND<br>1 IX | | | | 5 | 5<br>BRCLR2<br>3 DIR | BCLR2<br>2 DIR | 3<br>BCS<br>2 REL | 4<br>STHX<br>2 DIR | 3<br>LDHX<br>3 IMM | 4<br>LDHX<br>2 DIR | 3<br>CPHX<br>3 IMM | | 4<br>CPHX<br>2 DIR | 1<br>TPA<br>1 INH | 2<br>TSX<br>1 INH | BIT<br>2 IMM | 3<br>BIT<br>2 DIR | BIT<br>3 EXT | 4<br>BIT<br>3 IX2 | 5<br>BIT<br>4 SP2 | 3<br>BIT<br>2 IX1 | 4<br>BIT<br>3 SP1 | BIT<br>1 IX | | | | 6 | 5<br>BRSET3<br>3 DIR | 4<br>BSET3<br>2 DIR | 3<br>BNE<br>2 REL | 4<br>ROR<br>2 DIR | 1<br>RORA<br>1 INH | 1<br>RORX<br>1 INH | 4<br>ROR<br>2 IX1 | 5<br>ROR<br>3 SP1 | 3<br>ROR<br>1 IX | 2<br>PULA<br>1 INH | | 2<br>LDA<br>2 IMM | 3<br>LDA<br>2 DIR | 4<br>LDA<br>3 EXT | 4<br>LDA<br>3 IX2 | 5<br>LDA<br>4 SP2 | 3<br>LDA<br>2 IX1 | 4<br>LDA<br>3 SP1 | 2<br>LDA<br>1 IX | | | | 7 | 5<br>BRCLR3<br>3 DIR | 4<br>BCLR3<br>2 DIR | 3<br>BEQ<br>2 REL | 4<br>ASR<br>2 DIR | 1<br>ASRA<br>1 INH | 1<br>ASRX<br>1 INH | 4<br>ASR<br>2 IX1 | 5<br>ASR<br>3 SP1 | 3<br>ASR<br>1 IX | 2<br>PSHA<br>1 INH | 1<br>TAX<br>1 INH | 2<br>AIS<br>2 IMM | 3<br>STA<br>2 DIR | 4<br>STA<br>3 EXT | 4<br>STA<br>3 IX2 | 5<br>STA<br>4 SP2 | 3<br>STA<br>2 IX1 | 4<br>STA<br>3 SP1 | 2<br>STA<br>1 IX | | | | 8 | 5<br>BRSET4<br>3 DIR | BSET4<br>2 DIR | 3<br>BHCC<br>2 REL | 4<br>LSL<br>2 DIR | 1<br>LSLA<br>1 INH | 1<br>LSLX<br>1 INH | 4<br>LSL<br>2 IX1 | 5<br>LSL<br>3 SP1 | 3<br>LSL<br>1 IX | PULX<br>1 INH | 1<br>CLC<br>1 INH | | | EOR<br>3 EXT | 4<br>EOR<br>3 IX2 | | 3<br>EOR<br>2 IX1 | 4<br>EOR<br>3 SP1 | EOR<br>1 IX | | | | 9 | 5<br>BRCLR4<br>3 DIR | 4<br>BCLR4<br>2 DIR | 3<br>BHCS<br>2 REL | 4<br>ROL<br>2 DIR | 1<br>ROLA<br>1 INH | 1<br>ROLX<br>1 INH | 4<br>ROL<br>2 IX1 | 5<br>ROL<br>3 SP1 | 3<br>ROL<br>1 IX | 2<br>PSHX<br>1 INH | SEC<br>1 INH | 2<br>ADC<br>2 IMM | 3<br>ADC<br>2 DIR | 4<br>ADC<br>3 EXT | 4<br>ADC<br>3 IX2 | 5<br>ADC<br>4 SP2 | 3<br>ADC<br>2 IX1 | 4<br>ADC<br>3 SP1 | ADC<br>1 IX | | | | Α | 5<br>BRSET5<br>3 DIR | 4<br>BSET5<br>2 DIR | 3<br>BPL<br>2 REL | 4<br>DEC<br>2 DIR | 1<br>DECA<br>1 INH | 1<br>DECX<br>1 INH | 4<br>DEC<br>2 IX1 | 5<br>DEC<br>3 SP1 | 3<br>DEC<br>1 IX | 2<br>PULH<br>1 INH | 2<br>CLI<br>1 INH | 2<br>ORA<br>2 IMM | 3<br>ORA<br>2 DIR | 4<br>ORA<br>3 EXT | 4<br>ORA<br>3 IX2 | 5<br>ORA<br>4 SP2 | 3<br>ORA<br>2 IX1 | 4<br>ORA<br>3 SP1 | 2<br>ORA<br>1 IX | | | | В | 5<br>BRCLR5<br>3 DIR | 4<br>BCLR5<br>2 DIR | 3<br>BMI<br>2 REL | 5<br>DBNZ<br>3 DIR | 3<br>DBNZA<br>2 INH | 3<br>DBNZX<br>2 INH | 5<br>DBNZ<br>3 IX1 | 6<br>DBNZ<br>4 SP1 | 4<br>DBNZ<br>2 IX | 2<br>PSHH<br>1 INH | 2<br>SEI<br>1 INH | 2<br>ADD<br>2 IMM | 3<br>ADD<br>2 DIR | 4<br>ADD<br>3 EXT | 4<br>ADD<br>3 IX2 | 5<br>ADD<br>4 SP2 | 3<br>ADD<br>2 IX1 | 4<br>ADD<br>3 SP1 | 2<br>ADD<br>1 IX | | | | С | 5<br>BRSET6<br>3 DIR | 4<br>BSET6<br>2 DIR | 3<br>BMC<br>2 REL | 4<br>INC<br>2 DIR | 1<br>INCA<br>1 INH | 1<br>INCX<br>1 INH | 4<br>INC<br>2 IX1 | 5<br>INC<br>3 SP1 | | 1<br>CLRH<br>1 INH | 1<br>RSP<br>1 INH | | 2<br>JMP<br>2 DIR | 3<br>JMP<br>3 EXT | 4<br>JMP<br>3 IX2 | | 3<br>JMP<br>2 IX1 | | 2<br>JMP<br>1 IX | | | | D | 5<br>BRCLR6<br>3 DIR | 4<br>BCLR6<br>2 DIR | 3<br>BMS<br>2 REL | 3<br>TST<br>2 DIR | 1<br>TSTA<br>1 INH | 1<br>TSTX<br>1 INH | 3<br>TST<br>2 IX1 | 4<br>TST<br>3 SP1 | 2<br>TST<br>1 IX | | 1<br>NOP<br>1 INH | 4<br>BSR<br>2 REL | | 5<br>JSR<br>3 EXT | 6<br>JSR<br>3 IX2 | | 5<br>JSR<br>2 IX1 | | JSR<br>1 IX | | | | E | 5<br>BRSET7<br>3 DIR | 4<br>BSET7<br>2 DIR | | | 5<br>MOV<br>3 DD | 4<br>MOV<br>2 DIX+ | 4<br>MOV<br>3 IMD | | 4<br>MOV<br>2 IX+D | 1<br>STOP<br>1 INH | * | 2<br>LDX<br>2 IMM | | 4<br>LDX<br>3 EXT | 4<br>LDX<br>3 IX2 | 5<br>LDX<br>4 SP2 | 3<br>LDX<br>2 IX1 | 4<br>LDX<br>3 SP1 | 2<br>LDX<br>1 IX | | | | F | 5<br>BRCLR7<br>3 DIR | 4<br>BCLR7<br>2 DIR | 3<br>BIH<br>2 REL | 3<br>CLR<br>2 DIR | 1<br>CLRA<br>1 INH | 1<br>CLRX<br>1 INH | 3<br>CLR<br>2 IX1 | 4<br>CLR<br>3 SP1 | 2<br>CLR<br>1 IX | 1<br>WAIT<br>1 INH | 1<br>TXA<br>1 INH | 2<br>AIX<br>2 IMM | 3<br>STX<br>2 DIR | 4<br>STX<br>3 EXT | 4<br>STX<br>3 IX2 | 5<br>STX<br>4 SP2 | 3<br>STX<br>2 IX1 | 4<br>STX<br>3 SP1 | STX<br>1 IX | | | INH Inherent IMM Immediate DIR Direct **REL** Relative Indexed, No Offset Indexed, 8-Bit Offset IX IX1 EXT Extended IX2 Indexed, 16-Bit Offset IMD Immediate-Direct IX+D Indexed-Direct DIX+ Direct-Indexed SP1 Stack Pointer, 8-Bit Offset SP2 Stack Pointer, 16-Bit Offset IX+ Indexed, No Offset with Post Increment IX1+ Indexed, 1-Byte Offset with Post Increment Low Byte of Opcode in Hexadecimal MSB High Byte of Opcode in Hexadecimal LSB 5 Cycles BRSET0 Opcode Mnemonic 3 DIR Number of Bytes / Addressing Mode \*Pre-byte for stack pointer indexed instructions # Section 11. FLASH Memory ## 11.1 Contents | 11.2 | Introduction | |-------|----------------------------| | 11.3 | Functional Description165 | | 11.4 | FLASH Control Register | | 11.5 | FLASH Page Erase Operation | | 11.6 | FLASH Mass Erase Operation | | 11.7 | FLASH Program Operation169 | | | FLASH Block Protection | | 11.9 | Wait Mode | | 11.10 | Stop Mode | ## 11.2 Introduction This section describes the operation of the embedded FLASH memory. This memory can be read, programmed, and erased from a single external supply. The program, erase, and read operations are enabled through the use of an internal charge pump. ## 11.3 Functional Description The FLASH memory is an array of 32,256 bytes with an additional 36 bytes of user vectors and one byte of block protection. *An erased bit reads as logic 1 and a programmed bit reads as a logic 0.* Memory in the FLASH array is organized into two rows per page basis. For the 32K word by 8-Bit Embedded FLASH Memory, the page size is 128 bytes per MC68HC908GP32•MC68HC08GP32 — Rev. 6 page. Hence the minimum erase page size is 128 bytes. Program and erase operation operations are facilitated through control bits in FLASH Control Register (FLCR). Details for these operations appear later in this section. The address ranges for the user memory and vectors are: - \$8000–\$FDFF; user memory. - \$FF7E; FLASH block protect register. - \$FE08; FLASH control register. - \$FFDC-\$FFFF; these locations are reserved for user-defined interrupt and reset vectors. Programming tools are available from Motorola. Contact your local Motorola representative for more information. **NOTE:** A security feature prevents viewing of the FLASH contents.<sup>1</sup> ## 11.4 FLASH Control Register The FLASH control register (FLCR) controls FLASH program and erase operations. Figure 11-1. FLASH Control Register (FLCR) HVEN — High-Voltage Enable Bit This read/write bit enables the charge pump to drive high voltages for program and erase operations in the array. HVEN can only be set if either PGM = 1 or ERASE = 1 and the proper sequence for program or erase is followed. - 1 = High voltage enabled to array and charge pump on - 0 = High voltage disabled to array and charge pump off **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. #### MASS — Mass Erase Control Bit Setting this read/write bit configures the 32Kbyte FLASH array for mass erase operation. - 1 = MASS erase operation selected - 0 = MASS erase operation unselected #### ERASE — Erase Control Bit This read/write bit configures the memory for erase operation. ERASE is interlocked with the PGM bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Erase operation selected - 0 = Erase operation unselected ### PGM — Program Control Bit This read/write bit configures the memory for program operation. PGM is interlocked with the ERASE bit such that both bits cannot be equal to 1 or set to 1 at the same time. - 1 = Program operation selected - 0 = Program operation unselected ## 11.5 FLASH Page Erase Operation Use this step-by-step procedure to erase a page (128 bytes) of FLASH memory to read as logic 1: - Set the ERASE bit, and clear the MASS bit in the FLASH control register. - 2. Read the FLASH block protect register. - Write any data to any FLASH address within the page address range desired. - Wait for a time, t<sub>nvs</sub> (min. 10μs) - 5. Set the HVEN bit. - 6. Wait for a time, t<sub>Erase</sub> (min. 1ms) - 7. Clear the ERASE bit. - 8. Wait for a time, t<sub>nvh</sub> (min. 5μs) - 9. Clear the HVEN bit. - 10. After a time, $t_{rcv}$ (typ. 1 $\mu$ s), the memory can be accessed again in read mode. **NOTE:** While these operations must be performed in the order shown, other unrelated operations may occur between the steps. ## 11.6 FLASH Mass Erase Operation Use this step-by-step procedure to erase entire FLASH memory to read as logic 1: - 1. Set both the ERASE bit, and the MASS bit in the FLASH control register. - Read from the FLASH block protect register. - 3. Write any data to any FLASH address\* within the FLASH memory address range. - Wait for a time, t<sub>nvs</sub> (min. 10μs) - Set the HVEN bit. - 6. Wait for a time, t<sub>MFrase</sub> (min. 4ms) - 7. Clear the ERASE bit. - 8. Wait for a time, $t_{nvhl}$ (min. 100 $\mu$ s) - 9. Clear the HVEN bit. - 10. After a time, $t_{rcv}$ (min. 1µs), the memory can be accessed again in read mode. **NOTE:** Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. <sup>\*</sup> When in Monitor mode, with security sequence failed (see **15.5 Security**), write to the FLASH block protect register instead of any FLASH address. ## 11.7 FLASH Program Operation Programming of the FLASH memory is done on a row basis. A row consists of 64 consecutive bytes starting from addresses \$XX00, \$XX40, \$0080 and \$XXC0. Use this step-by-step procedure to program a row of FLASH memory (**Figure 11-2** is a flowchart representation): - Set the PGM bit. This configures the memory for program operation and enables the latching of address and data for programming. - 2. Read from the FLASH block protect register. - 3. Write any data to any FLASH address within the row address range desired. - 4. Wait for a time, t<sub>nvs</sub> (min. 10μs). - Set the HVEN bit. - 6. Wait for a time, $t_{pgs}$ (min. $5\mu s$ ). - 7. Write data to the FLASH address to be programmed. (See note.) - 8. Wait for a time, t<sub>PROG</sub> (min. 30μs). - 9. Repeat step 7 and 8 until all the bytes within the row are programmed. - 10. Clear the PGM bit. (See note.) - 11. Wait for a time, t<sub>nvh</sub> (min. 5μs). - 12. Clear the HVEN bit. - 13. After time, $t_{rcv}$ (min. 1 $\mu$ s), the memory can be accessed in read mode again. # **NOTE:** The time between each FLASH address change (step 7 to step 7), or the time between the last FLASH address programmed to clearing PGM bit (step 7 to step 10), must not exceed the maximum programming time, $t_{PBOG}$ max. This program sequence is repeated throughout the memory until all data is programmed. NOTE: Programming and erasing of FLASH locations cannot be performed by code being executed from the FLASH memory. While these operations must be performed in the order shown, other unrelated operations may occur between the steps. Do not exceed t<sub>PROG</sub> maximum. See 23.18 Memory Characteristics ## 11.8 FLASH Block Protection Due to the ability of the on-board charge pump to erase and program the FLASH memory in the target application, provision is made for protecting a block of memory from unintentional erase or program operations due to system malfunction. This protection is done by using of a FLASH Block Protect Register (FLBPR). The FLBPR determines the range of the FLASH memory which is to be protected. The range of the protected area starts from a location defined by FLBPR and ends at the bottom of the FLASH memory (\$FFFF). When the memory is protected, the HVEN bit cannot be set in either ERASE or PROGRAM operations. NOTE: In performing a program or erase operation, the FLASH block protect register must be read after setting the PGM or ERASE bit and before asserting the HVEN bit When the FLBPR is program with all 0's, the entire memory is protected from being programmed and erased. When all the bits are erased (all 1's), the entire memory is accessible for program and erase. When bits within the FLBPR are programmed, they lock a block of memory, address ranges as shown in 11.8.1 FLASH Block Protect Register. Once the FLBPR is programmed with a value other than \$FF, any erase or program of the FLBPR or the protected block of FLASH memory is prohibited. The FLBPR itself can be erased or programmed only with an external voltage, $V_{TST}$ , present on the $\overline{IRQ}$ pin. This voltage also allows entry from reset into the monitor mode. Figure 11-2. FLASH Programming Flowchart MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 11.8.1 FLASH Block Protect Register The FLASH block protect register (FLBPR) is implemented as a byte within the FLASH memory, and therefore can only be written during a programming sequence of the FLASH memory. The value in this register determines the starting location of the protected range within the FLASH memory. U = Unaffected by reset. Initial value from factory is 1. Write to this register is by a programming sequence to the FLASH memory. Figure 11-3. FLASH Block Protect Register (FLBPR) ## BPR[7:0] — FLASH Block Protect Bits These eight bits represent bits [14:7] of a 16-bit memory address. Bit-15 is logic 1 and bits [6:0] are logic 0s. The resultant 16-bit address is used for specifying the start address of the FLASH memory for block protection. The FLASH is protected from this start address to the end of FLASH memory, at \$FFFF. With this mechanism, the protect start address can be XX00 and XX80 (128 bytes page boundaries) within the FLASH memory. Figure 11-4. FLASH Block Protect Start Address ## Examples of protect start address: | BPR[7:0] | Start of Address of Protect Range | |---------------------------|-------------------------------------------| | \$00 | The entire FLASH memory is protected. | | \$01 ( <b>0000 0001</b> ) | \$8080 (1 <b>000 0000 1</b> 000 0000) | | \$02 ( <b>0000 0010</b> ) | \$8100 (1 <b>000 0001 0</b> 000 0000) | | and so on | | | \$FE (1111 1110) | \$FF00 (1 <b>111 1111 0</b> 000 0000) | | \$FF | The entire FLASH memory is not protected. | Note: The end address of the protected range is always \$FFFF. #### 11.9 Wait Mode Putting the MCU into wait mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive. The WAIT instruction should not be executed while performing a program or erase operation on the FLASH, otherwise the operation will discontinue, and the FLASH will be on Standby Mode. ## 11.10 Stop Mode Putting the MCU into stop mode while the FLASH is in read mode does not affect the operation of the FLASH memory directly, but there will not be any memory activity since the CPU is inactive. The STOP instruction should not be executed while performing a program or erase operation on the FLASH, otherwise the operation will discontinue, and the FLASH will be on Standby Mode #### NOTE: Standby Mode is the power saving mode of the FLASH module in which all internal control signals to the FLASH are inactive and the current consumption of the FLASH is at a minimum. # **FLASH Memory** # Section 12. External Interrupt (IRQ) #### 12.1 Contents | 12.2 | Introduction | |------|---------------------------------------| | 12.3 | Features | | 12.4 | Functional Description | | 12.5 | IRQ Pin 178 | | 12.6 | IRQ Module During Break Interrupts179 | | 12.7 | IRQ Status and Control Register | ## 12.2 Introduction The IRQ (external interrupt) module provides a maskable interrupt input. ## 12.3 Features Features of the IRQ module include: - A dedicated external interrupt pin (IRQ) - IRQ interrupt control bits - Hysteresis buffer - Programmable edge-only or edge and level interrupt sensitivity - Automatic interrupt acknowledge - Internal pullup resistor MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 12.4 Functional Description A logic 0 applied to the external interrupt pin can latch a CPU interrupt request. **Figure 12-1** shows the structure of the IRQ module. Interrupt signals on the $\overline{IRQ}$ pin are latched into the IRQ latch. An interrupt latch remains set until one of the following actions occurs: - Vector fetch A vector fetch automatically generates an interrupt acknowledge signal that clears the latch that caused the vector fetch. - Software clear Software can clear an interrupt latch by writing to the appropriate acknowledge bit in the interrupt status and control register (INTSCR). Writing a logic 1 to the ACK bit clears the IRQ latch. - Reset A reset automatically clears the interrupt latch. The external interrupt pin is falling-edge-triggered and is software-configurable to be either falling-edge or falling-edge and low-level-triggered. The MODE bit in the INTSCR controls the triggering sensitivity of the $\overline{IRQ}$ pin. When an interrupt pin is edge-triggered only, the interrupt remains set until a vector fetch, software clear, or reset occurs. When an interrupt pin is both falling-edge and low-level-triggered, the interrupt remains set until both of the following occur: - Vector fetch or software clear - Return of the interrupt pin to logic 1 The vector fetch or software clear may occur before or after the interrupt pin returns to logic 1. As long as the pin is low, the interrupt request remains pending. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. When set, the IMASK bit in the INTSCR mask all external interrupt requests. A latched interrupt request is not presented to the interrupt priority logic unless the IMASK bit is clear. **NOTE:** The interrupt mask (I) in the condition code register (CCR) masks all interrupt requests, including external interrupt requests. Figure 12-1. IRQ Module Block Diagram Figure 12-2. IRQ I/O Register Summary ## 12.5 IRQ Pin A logic 0 on the $\overline{IRQ}$ pin can latch an interrupt request into the IRQ latch. A vector fetch, software clear, or reset clears the IRQ latch. If the MODE bit is set, the $\overline{IRQ}$ pin is both falling-edge-sensitive and low-level-sensitive. With MODE set, both of the following actions must occur to clear IRQ: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the latch. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACK bit in the interrupt status and control register (INTSCR). The ACK bit is useful in applications that poll the IRQ pin and require software to clear the IRQ latch. Writing to the ACK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACK does not affect subsequent transitions on the IRQ pin. A falling edge that occurs after writing to the ACK bit another interrupt request. If the IRQ mask bit, IMASK, is clear, the CPU loads the program counter with the vector address at locations \$FFFA and \$FFFB. - Return of the IRQ pin to logic 1 As long as the IRQ pin is at logic 0, IRQ remains active. The vector fetch or software clear and the return of the $\overline{IRQ}$ pin to logic 1 may occur in any order. The interrupt request remains pending as long as the $\overline{IRQ}$ pin is at logic 0. A reset will clear the latch and the MODE control bit, thereby clearing the interrupt even if the pin stays low. If the MODE bit is clear, the $\overline{\text{IRQ}}$ pin is falling-edge-sensitive only. With MODE clear, a vector fetch or software clear immediately clears the IRQ latch. The IRQF bit in the INTSCR register can be used to check for pending interrupts. The IRQF bit is not affected by the IMASK bit, which makes it useful in applications where polling is preferred. Use the BIH or BIL instruction to read the logic level on the $\overline{\mbox{IRQ}}$ pin. **NOTE:** When using the level-sensitive interrupt trigger, avoid false interrupts by masking interrupt requests in the interrupt routine. ## 12.6 IRQ Module During Break Interrupts The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear the latch during the break state. See **Section 6. Break Module (BRK)**. To allow software to clear the IRQ latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect CPU interrupt flags during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the ACK bit in the IRQ status and control register during the break state has no effect on the IRQ interrupt flags. ## 12.7 IRQ Status and Control Register The IRQ status and control register (INTSCR) controls and monitors operation of the IRQ module. The INTSCR: - Shows the state of the IRQ flag - Clears the IRQ latch - Masks IRQ interrupt request - Controls triggering sensitivity of the IRQ interrupt pin Figure 12-3. IRQ Status and Control Register (INTSCR) #### IRQF — IRQ Flag Bit This read-only status bit is high when the IRQ interrupt is pending. - $1 = \overline{IRQ}$ interrupt pending - $0 = \overline{IRQ}$ interrupt not pending #### ACK — IRQ Interrupt Request Acknowledge Bit Writing a logic 1 to this write-only bit clears the IRQ latch. ACK always reads as logic 0. Reset clears ACK. #### IMASK — IRQ Interrupt Mask Bit Writing a logic 1 to this read/write bit disables IRQ interrupt requests. Reset clears IMASK. - 1 = IRQ interrupt requests disabled - 0 = IRQ interrupt requests enabled #### MODE — IRQ Edge/Level Select Bit This read/write bit controls the triggering sensitivity of the $\overline{\text{IRQ}}$ pin. Reset clears MODE. - $1 = \overline{IRQ}$ interrupt requests on falling edges and low levels - 0 = TRQ interrupt requests on falling edges only # Section 13. Keyboard Interrupt Module (KBI) #### 13.1 Contents | 13.2 | Introduction | |--------|-----------------------------------------| | 13.3 | Features | | 13.4 | Functional Description | | 13.5 | Keyboard Initialization185 | | 13.6.1 | Low-Power Modes | | 13.7 | Keyboard Module During Break Interrupts | | 13.8 | I/O Registers | | 13.8.1 | Keyboard Status and Control Register187 | | 13.8.2 | Keyboard Interrupt Enable Register188 | ## 13.2 Introduction The keyboard interrupt module (KBI) provides eight independently maskable external interrupts which are accessible via PTA0–PTA7. When a port pin is enabled for keyboard interrupt function, an internal pullup device is also enabled on the pin. # **Keyboard Interrupt Module (KBI)** #### 13.3 Features - Eight keyboard interrupt pins with separate keyboard interrupt enable bits and one keyboard interrupt mask - Hysteresis buffers - Programmable edge-only or edge- and level- interrupt sensitivity - Exit from low-power modes - I/O (input/output) port bit(s) software configurable with pullup device(s) if configured as input port bit(s) # 13.4 Functional Description Writing to the KBIE7–KBIE0 bits in the keyboard interrupt enable register independently enables or disables each port A pin as a keyboard interrupt pin. Enabling a keyboard interrupt pin also enables its internal pullup device. A logic 0 applied to an enabled keyboard interrupt pin latches a keyboard interrupt request. A keyboard interrupt is latched when one or more keyboard pins goes low after all were high. The MODEK bit in the keyboard status and control register controls the triggering mode of the keyboard interrupt. - If the keyboard interrupt is edge-sensitive only, a falling edge on a keyboard pin does not latch an interrupt request if another keyboard pin is already low. To prevent losing an interrupt request on one pin because another pin is still low, software can disable the latter pin while it is low. - If the keyboard interrupt is falling edge- and low-level sensitive, an interrupt request is present as long as any keyboard interrupt pin is low and the pin is keyboard interrupt enabled. MC68HC908GP32•MC68HC08GP32 — - Rev. 6 Figure 13-1. Keyboard Module Block Diagram Figure 13-2. I/O Register Summary # **Keyboard Interrupt Module (KBI)** If the MODEK bit is set, the keyboard interrupt pins are both falling edgeand low-level sensitive, and both of the following actions must occur to clear a keyboard interrupt request: - Vector fetch or software clear A vector fetch generates an interrupt acknowledge signal to clear the interrupt request. Software may generate the interrupt acknowledge signal by writing a logic 1 to the ACKK bit in the keyboard status and control register (INTKBSCR). The ACKK bit is useful in applications that poll the keyboard interrupt pins and require software to clear the keyboard interrupt request. Writing to the ACKK bit prior to leaving an interrupt service routine can also prevent spurious interrupts due to noise. Setting ACKK does not affect subsequent transitions on the keyboard interrupt pins. A falling edge that occurs after writing to the ACKK bit latches another interrupt request. If the keyboard interrupt mask bit, IMASKK, is clear, the CPU loads the program counter with the vector address at locations \$FFE0 and \$FFE1. - Return of all enabled keyboard interrupt pins to logic 1 As long as any enabled keyboard interrupt pin is at logic 0, the keyboard interrupt remains set. The vector fetch or software clear and the return of all enabled keyboard interrupt pins to logic 1 may occur in any order. If the MODEK bit is clear, the keyboard interrupt pin is falling-edgesensitive only. With MODEK clear, a vector fetch or software clear immediately clears the keyboard interrupt request. Reset clears the keyboard interrupt request and the MODEK bit, clearing the interrupt request even if a keyboard interrupt pin stays at logic 0. The keyboard flag bit (KEYF) in the keyboard status and control register can be used to see if a pending interrupt exists. The KEYF bit is not affected by the keyboard interrupt mask bit (IMASKK) which makes it useful in applications where polling is preferred. To determine the logic level on a keyboard interrupt pin, use the data direction register to configure the pin as an input and read the data register. **Technical Data** **NOTE:** Setting a keyboard interrupt enable bit (KBIEx) forces the corresponding keyboard interrupt pin to be an input, overriding the data direction register. However, the data direction register bit must be a logic 0 for ## 13.5 Keyboard Initialization When a keyboard interrupt pin is enabled, it takes time for the internal pullup to reach a logic 1. Therefore, a false interrupt can occur as soon as the pin is enabled. To prevent a false interrupt on keyboard initialization: - 1. Mask keyboard interrupts by setting the IMASKK bit in the keyboard status and control register. - 2. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. - 3. Write to the ACKK bit in the keyboard status and control register to clear any false interrupts. - 4. Clear the IMASKK bit. software to read the pin. An interrupt signal on an edge-triggered pin can be acknowledged immediately after enabling the pin. An interrupt signal on an edge- and level-triggered interrupt pin must be acknowledged after a delay that depends on the external load. Another way to avoid a false interrupt: - Configure the keyboard pins as outputs by setting the appropriate DDRA bits in data direction register A. - 2. Write logic 1s to the appropriate port A data register bits. - 3. Enable the KBI pins by setting the appropriate KBIEx bits in the keyboard interrupt enable register. # **Keyboard Interrupt Module (KBI)** #### 13.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. #### 13.6.1 Wait Mode The keyboard module remains active in wait mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of wait mode. ## **13.6.2 Stop Mode** The keyboard module remains active in stop mode. Clearing the IMASKK bit in the keyboard status and control register enables keyboard interrupt requests to bring the MCU out of stop mode. # 13.7 Keyboard Module During Break Interrupts The system integration module (SIM) controls whether the keyboard interrupt latch can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. To allow software to clear the keyboard interrupt latch during a break interrupt, write a logic 1 to the BCFE bit. If a latch is cleared during the break state, it remains cleared when the MCU exits the break state. To protect the latch during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), writing to the keyboard acknowledge bit (ACKK) in the keyboard status and control register during the break state has no effect. (See 13.8.1 Keyboard Status and Control Register.) ## 13.8 I/O Registers These registers control and monitor operation of the keyboard module: - Keyboard status and control register (INTKBSCR) - Keyboard interrupt enable register (INTKBIER) #### 13.8.1 Keyboard Status and Control Register The keyboard status and control register: - Flags keyboard interrupt requests - Acknowledges keyboard interrupt requests - Masks keyboard interrupt requests - Controls keyboard interrupt triggering sensitivity Figure 13-3. Keyboard Status and Control Register (INTKBSCR) Bits 7-4 — Not used These read-only bits always read as logic 0s. KEYF — Keyboard Flag Bit This read-only bit is set when a keyboard interrupt is pending. Reset clears the KEYF bit. 1 = Keyboard interrupt pending 0 = No keyboard interrupt pending ## ACKK — Keyboard Acknowledge Bit Writing a logic 1 to this write-only bit clears the keyboard interrupt request. ACKK always reads as logic 0. Reset clears ACKK. #### IMASKK — Keyboard Interrupt Mask Bit Writing a logic 1 to this read/write bit prevents the output of the keyboard interrupt mask from generating interrupt requests. Reset clears the IMASKK bit. - 1 = Keyboard interrupt requests masked - 0 = Keyboard interrupt requests not masked ## MODEK — Keyboard Triggering Sensitivity Bit This read/write bit controls the triggering sensitivity of the keyboard interrupt pins. Reset clears MODEK. - 1 = Keyboard interrupt requests on falling edges and low levels - 0 = Keyboard interrupt requests on falling edges only ## 13.8.2 Keyboard Interrupt Enable Register The keyboard interrupt enable register enables or disables each port A pin to operate as a keyboard interrupt pin. Figure 13-4. Keyboard Interrupt Enable Register (INTKBIER) #### KBIE7-KBIE0 — Keyboard Interrupt Enable Bits Each of these read/write bits enables the corresponding keyboard interrupt pin to latch interrupt requests. Reset clears the keyboard interrupt enable register. - 1 = PTAx pin enabled as keyboard interrupt pin - 0 = PTAx pin not enabled as keyboard interrupt pin # Section 14. Low-Voltage Inhibit (LVI) #### 14.1 Contents | 14.2 | Introduction | |----------------------------------------------|------------------------| | 14.3 | Features | | 14.4<br>14.4.1<br>14.4.2<br>14.4.3<br>14.4.4 | Forced Reset Operation | | 14.5 | LVI Status Register | | 14.6 | LVI Interrupts | | 14.7.1 | Low-Power Modes | | 17./.2 | | ## 14.2 Introduction This section describes the low-voltage inhibit (LVI) module, which monitors the voltage on the $V_{DD}$ pin and can force a reset when the $V_{DD}$ voltage falls below the LVI trip falling voltage, $V_{TRIPF}$ . #### 14.3 Features Features of the LVI module include: - Programmable LVI reset - Selectable LVI trip voltage - Programmable stop mode operation MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** # 14.4 Functional Description Figure 14-1 shows the structure of the LVI module. The LVI is enabled out of reset. The LVI module contains a bandgap reference circuit and comparator. Clearing the LVI power disable bit, LVIPWRD, enables the LVI to monitor V<sub>DD</sub> voltage. Clearing the LVI reset disable bit, LVIRSTD, enables the LVI module to generate a reset when V<sub>DD</sub> falls below a voltage, V<sub>TRIPF</sub>. Setting the LVI enable in stop mode bit, LVISTOP, enables the LVI to operate in stop mode. Setting the LVI 5-V or 3-V trip point bit, LVI5OR3, enables the trip point voltage, V<sub>TRIPF</sub>, to be configured for 5-V operation. Clearing the LVI5OR3 bit enables the trip point voltage, V<sub>TRIPF</sub>, to be configured for 3-V operation. The actual trip points are shown in Section 23. Electrical Specifications. NOTE: After a power-on reset (POR) the LVI's default mode of operation is 3 V. If a 5-V system is used, the user must set the LVI5OR3 bit to raise the trip point to 5-V operation. Note that this must be done after every power-on reset since the default will revert back to 3-V mode after each power-on reset. If the $V_{DD}$ supply is below the 5-V mode trip voltage but above the 3-V mode trip voltage when POR is released, the part will operate because $V_{TRIPF}$ defaults to 3-V mode after a POR. So, in a 5-V system care must be taken to ensure that $V_{DD}$ is above the 5-V mode trip voltage after POR is released. **NOTE:** If the user requires 5-V mode and sets the LVI5OR3 bit after a power-on reset while the $V_{DD}$ supply is not above the $V_{TRIPR}$ for 5-V mode, the MCU will immediately go into reset. The LVI in this case will hold the part in reset until either $V_{DD}$ goes above the rising 5-V trip point, $V_{TRIPR}$ , which will release reset or $V_{DD}$ decreases to approximately 0 V which will re-trigger the power-on reset and reset the trip point to 3-V operation. LVISTOP, LVIPWRD, LVI5OR3, and LVIRSTD are in the configuration register (CONFIG1). See **8.3 Functional Description** for details of the LVI's configuration bits. Once an LVI reset occurs, the MCU remains in reset until V<sub>DD</sub> rises above a voltage, V<sub>TRIPR</sub>, which causes the MCU to exit reset. See **19.4.2.5 Low-Voltage Inhibit (LVI) Reset** for details of the interaction between the SIM and the LVI. The output of the comparator controls the state of the LVIOUT flag in the LVI status register (LVISR). **Technical Data** MC68HC908GP32•MC68HC08GP32 - Rev. 6 An LVI reset also drives the $\overline{RST}$ pin low to provide low-voltage protection to external peripheral devices. Figure 14-1. LVI Module Block Diagram Figure 14-2. LVI I/O Register Summary #### 14.4.1 Polled LVI Operation In applications that can operate at $V_{DD}$ levels below the $V_{TRIPF}$ level, software can monitor $V_{DD}$ by polling the LVIOUT bit. In the configuration register, the LVIPWRD bit must be at logic 0 to enable the LVI module, and the LVIRSTD bit must be at logic 1 to disable LVI resets. #### 14.4.2 Forced Reset Operation In applications that require $V_{DD}$ to remain above the $V_{TRIPF}$ level, enabling LVI resets allows the LVI module to reset the MCU when $V_{DD}$ falls below the $V_{TRIPF}$ level. In the configuration register, the LVIPWRD and LVIRSTD bits must be at logic 0 to enable the LVI module and to enable LVI resets. ## 14.4.3 Voltage Hysteresis Protection Once the LVI has triggered (by having $V_{DD}$ fall below $V_{TRIPF}$ ), the LVI will maintain a reset condition until $V_{DD}$ rises above the rising trip point voltage, $V_{TRIPR}$ . This prevents a condition in which the MCU is continually entering and exiting reset if $V_{DD}$ is approximately equal to $V_{TRIPF}$ . $V_{TRIPR}$ is greater than $V_{TRIPF}$ by the hysteresis voltage, $V_{HYS}$ . ## 14.4.4 LVI Trip Selection The LVI5OR3 bit in the configuration register selects whether the LVI is configured for 5-V or 3-V protection. **NOTE:** The microcontroller is guaranteed to operate at a minimum supply voltage. The trip point ( $V_{TRIPF}$ [5 V] or $V_{TRIPF}$ [3 V]) may be lower than this. (See **Section 23. Electrical Specifications** for the actual trip point voltages.) # 14.5 LVI Status Register The LVI status register (LVISR) indicates if the $V_{DD}$ voltage was detected below the $V_{TRIPF}$ level. Figure 14-3. LVI Status Register (LVISR) ## LVIOUT — LVI Output Bit This read-only flag becomes set when the $V_{DD}$ voltage falls below the $V_{TRIPF}$ trip voltage. (See **Table 14-1**.) Reset clears the LVIOUT bit. $\begin{array}{c|c} \textbf{V}_{\text{DD}} & \textbf{LVIOUT} \\ \\ \textbf{V}_{\text{DD}} > \textbf{V}_{\text{TRIPR}} & \textbf{0} \\ \\ \textbf{V}_{\text{DD}} < \textbf{V}_{\text{TRIPF}} & \textbf{1} \\ \\ \textbf{V}_{\text{TRIPF}} < \textbf{V}_{\text{DD}} < \textbf{V}_{\text{TRIPR}} & \textbf{Previous value} \\ \end{array}$ **Table 14-1. LVIOUT Bit Indication** # Low-Voltage Inhibit (LVI) # 14.6 LVI Interrupts The LVI module does not generate interrupt requests. ## 14.7 Low-Power Modes The STOP and WAIT instructions put the MCU in low power-consumption standby modes. #### 14.7.1 Wait Mode If enabled, the LVI module remains active in wait mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of wait mode. ## 14.7.2 Stop Mode If enabled in stop mode (LVISTOP set), the LVI module remains active in stop mode. If enabled to generate resets, the LVI module can generate a reset and bring the MCU out of stop mode. # Section 15. Monitor ROM (MON) #### 15.1 Contents | 15.2 | Introduction19 | 5 | |--------|-------------------------|---| | 15.3 | Features | 6 | | 15.4 | Functional Description | 6 | | 15.4.1 | Entering Monitor Mode19 | 8 | | 15.4.2 | Data Format | 2 | | 15.4.3 | Break Signal | 2 | | 15.4.4 | Baud Rate20 | 3 | | 15.4.5 | Commands20 | 3 | | 15.5 | Security 20 | ۶ | ## 15.2 Introduction This section describes the monitor ROM (MON) and the monitor mode entry methods. The monitor ROM allows complete testing of the MCU through a single-wire interface with a host computer. Monitor mode entry can be achieved without use of the higher test voltage, V<sub>TST</sub>, as long as vector addresses \$FFFE and \$FFFF are blank, thus reducing the hardware requirements for in-circuit programming. #### 15.3 Features Features of the monitor ROM include: - Normal user-mode pin functionality - One pin dedicated to serial communication between monitor ROM and host computer - Standard mark/space non-return-to-zero (NRZ) communication with host computer - Execution of code in RAM or FLASH - FLASH memory security feature<sup>1</sup> - FLASH memory programming interface - Enhanced PLL (phase-locked loop) option to allow use of external 32.768-kHz crystal to generate internal frequency of 2.4576 MHz - 307 bytes monitor ROM code size (\$FE20 to \$FF52) - Monitor mode entry without high voltage, V<sub>TST</sub>, if reset vector is blank (\$FFFE and \$FFFF contain \$FF) - Standard monitor mode entry if high voltage, V<sub>TST</sub>, is applied to IRQ # 15.4 Functional Description The monitor ROM receives and executes commands from a host computer. Figure 15-1 shows an example circuit used to enter monitor mode and communicate with a host computer via a standard RS-232 interface. Simple monitor commands can access any memory address. In monitor mode, the MCU can execute code downloaded into RAM by a host computer while most MCU pins retain normal operating mode functions. All communication between the host computer and the MCU is through the PTAO pin. A level-shifting and multiplexing interface is required **Technical Data** MC68HC908GP32•MC68HC08GP32 - Rev. 6 <sup>1.</sup> No security feature is absolutely secure. However, Motorola's strategy is to make reading or copying the FLASH difficult for unauthorized users. #### Notes: - 1. For monitor mode entry when $\overline{IRQ} = V_{TST}$ : - SW1: Position A Bus clock = CGMXCLK ÷ 4 or CGMVCLK ÷ 4 SW1: Position B Bus clock = CGMXCLK ÷ 2 - SW2, SW3, and SW4: Position C Enter monitor mode using external oscillator. SW2, SW3, and SW4: Position D Enter monitor mode using external XTAL and internal PLL. - 3. See Table 15-1 for IRQ voltage level requirements. Figure 15-1. Monitor Mode Circuit MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** between PTA0 and the host computer. PTA0 is used in a wired-OR configuration and requires a pullup resistor. The monitor code has been updated from previous versions of the monitor code to allow enabling the PLL to generate the internal clock, provided the reset vector is blank, when the device is being clocked by a low-frequency crystal. This addition, which is enabled when $\overline{IRQ}$ is held low out of reset, is intended to support serial communication/programming at 9600 baud in monitor mode by stepping up the external frequency (assumed to be 32.768 kHz) by a fixed amount to generate the desired internal frequency (2.4576 MHz). Since this feature is enabled only when $\overline{IRQ}$ is held low out of reset, it cannot be used when the reset vector is not blank because entry into monitor mode in this case requires $V_{TST}$ on $\overline{IRQ}$ . ## 15.4.1 Entering Monitor Mode **Table 15-1** shows the pin conditions for entering monitor mode. As specified in the table, monitor mode may be entered after a POR and will allow communication at 9600 baud provided one of the following sets of conditions is met: - 1. If \$FFFE and \$FFFF does not contain \$FF (programmed state): - The external clock is 4.9152 MHz with PTC3 low or 9.8304 MHz with PTC3 high - IRQ = $V_{TST}$ (PLL off) - 2. If \$FFFE and \$FFFF contain \$FF (erased state): - The external clock is 9.8304 MHz - IRQ = V<sub>DD</sub> (this can be implemented through the internal IRQ pullup; PLL off) - 3. If \$FFFE and \$FFFF contain \$FF (erased state): - The external clock is 32.768 kHz (crystal) - $\overline{IRQ} = V_{SS}$ (this setting initiates the PLL to boost the external 32.768 kHz to an internal bus frequency of 2.4576 MHz) If $V_{TST}$ is applied to IRQ and PTC3 is low upon monitor mode entry (above condition set 1), the bus frequency is a divide-by-two of the input clock. If PTC3 is high with $V_{TST}$ applied to $\overline{IRQ}$ upon monitor mode entry, the bus frequency will be a divide-by-four of the input clock. Holding the **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 MC68HC908GP32•MC68HC08GP32 — Rev. 6 Technical Data **Table 15-1. Monitor Mode Signal Requirements and Options** | 100 | D=0== | \$FFFE/ | | | | | External | | Bus | | | | For Serial mmunication Comment | | | | | | | | | | | | | | | | |------------------------------|-------------------------------------------|----------------------------------|-----|------|------|--------|----------------------|---------------|-----------------|----------|-------|------|--------------------------------|----------------------------------------------------------------------------------------------------|---------------------|-----|-----|-----|------|-----|---------|-----|-----------|-------|---|---|-----|------------------------------| | ĪRQ | RESET | \$FFFE/<br>\$FFFF | PLL | PTC0 | PTC1 | PTC3 | Clock <sup>(1)</sup> | CGMOUT | Frequency | COP | у СОР | PTA0 | PTA7 | Baud<br>Rate <sup>(2) (3)</sup> | Comment | | | | | | | | | | | | | | | Х | GND | Х | Х | Х | Х | Х | Х | 0 | 0 | Disabled | Х | Х | 0 | No operation until reset goes high | | | | | | | | | | | | | | | | V <sub>TST</sub> | V <sub>DD</sub><br>or | Х | OFF | 1 | 0 | 0 | 4.9152<br>MHz | 4.9152<br>MHz | 2.4576<br>MHz | Disabled | 1 | 0 | 9600 | PTC0 and PTC1 voltages only required | | | | | | | | | | | | | | | | | V <sub>TST</sub> | | | | | | | | | | Х | 1 | DNA | if IRQ = V <sub>TST</sub> ; PTC3 determines frequency divider | | | | | | | | | | | | | | | | V <sub>TST</sub> | V <sub>DD</sub><br>or | Х | OFF | 1 | 0 | 1 | 9.8304<br>MHz | 4.9152<br>MHz | 2.4576<br>MHz | Disabled | 1 | 0 | 9600 | PTC0 and PTC1 voltages only required if IRQ = V <sub>TST</sub> ; PTC3 determines frequency divider | | | | | | | | | | | | | | | | | V <sub>TST</sub> | | | | | | | | | | Х | 1 | DNA | | | | | | | | | | | | | | | | | V <sub>DD</sub> | V <sub>DD</sub> | \$FF C | OFF | x | Х | Х | 9.8304<br>MHz | 4.9152 | 2.4576 Disabled | 1 | 0 | 9600 | External frequency | | | | | | | | | | | | | | | | | | | | | | | IVII7Z | IVITIZ | MHz MHz | IVITIZ | MHz | | Х | 1 | DNA | always divided by 4 | | | | | | | | | | | | | | | GND | V <sub>DD</sub> | \$FF | ON | Х | Х | Х | 32.768 | 4.9152 | | | | | | | | | | | | | | | | | | | | | | | | (blank) | | | | KHZ K⊓∠ | KITZ | KΠZ | KMZ | K⊓∠ | KITZ | MHZ | MHz MHz | MHz | MHZ MHZ | IVIHZ | Х | 1 | DNA | (BCS set)<br>in monitor code | | V <sub>DD</sub><br>or<br>GND | V <sub>TST</sub> | \$FF<br>(blank) | OFF | Х | Х | Х | х | _ | _ | Enabled | Х | Х | _ | Enters user mode —<br>will encounter an<br>illegal address reset | | | | | | | | | | | | | | | | V <sub>DD</sub><br>or<br>GND | V <sub>DD</sub><br>or<br>V <sub>TST</sub> | Not<br>\$FF<br>(progra-<br>mmed) | OFF | Х | Х | Х | Х | _ | _ | Enabled | Х | Х | _ | Enters user mode | | | | | | | | | | | | | | | #### Notes: - 1. External clock is derived by a 32.768 kHz crystal or a 4.9152/9.8304 MHz off-chip oscillator 2. PTA0 = 1 if serial communication; PTA0 = X if parallel communication 3. PTA7 = 0 $\rightarrow$ serial, PTA7 = 1 $\rightarrow$ parallel communication for security code entry 4. DNA = does not apply, X = don't care PTC3 pin low when entering monitor mode causes a bypass of a divideby-two stage at the oscillator *only if* $V_{TST}$ *is applied to* $\overline{IRQ}$ . In this event, the CGMOUT frequency is equal to the CGMXCLK frequency, and the OSC1 input directly generates internal bus clocks. In this case, the OSC1 signal must have a 50% duty cycle at maximum bus frequency. If entering monitor mode without high voltage on $\overline{IRQ}$ (above condition set 2 or 3, where applied voltage is either $V_{DD}$ or $V_{SS}$ ), then all port C pin requirements and conditions, including the PTC3 frequency divisor selection, are not in effect. This is to reduce circuit requirements when performing in-circuit programming. #### NOTE: If the reset vector is blank and monitor mode is entered, the chip will see an additional reset cycle after the initial POR reset. Once the part has been programmed, the traditional method of applying a voltage, $V_{TST}$ , to $\overline{IRQ}$ must be used to enter monitor mode. The COP module is disabled in monitor mode based on these conditions: - If monitor mode was entered as a result of the reset vector being blank (above condition set 2 or 3), the COP is always disabled regardless of the state of IRQ or RST. - If monitor mode was entered with V<sub>TST</sub> on IRQ (condition set 1), then the COP is disabled as long as V<sub>TST</sub> is applied to either IRQ or RST. The second condition states that as long as $V_{TST}$ is maintained on the $\overline{IRQ}$ pin after entering monitor mode, or if $V_{TST}$ is applied to $\overline{RST}$ after the initial reset to get into monitor mode (when $V_{TST}$ was applied to $\overline{IRQ}$ ), then the COP will be disabled. In the latter situation, after $V_{TST}$ is applied to the $\overline{RST}$ pin, $V_{TST}$ can be removed from the $\overline{IRQ}$ pin in the interest of freeing the $\overline{IRQ}$ for normal functionality in monitor mode. **Figure 15-2** shows a simplified diagram of the monitor mode entry when the reset vector is blank and just 1 x $V_{DD}$ voltage is applied to the $\overline{IRQ}$ pin. An external oscillator of 9.8304 MHz is required for a baud rate of 9600, as the internal bus frequency is automatically set to the external frequency divided by four. Figure 15-2. Low-Voltage Monitor Mode Entry Flowchart Enter monitor mode with pin configuration shown in Figure 15-1 by pulling $\overline{RST}$ low and then high. The rising edge of $\overline{RST}$ latches monitor mode. Once monitor mode is latched, the values on the specified pins can change. Once out of reset, the MCU waits for the host to send eight security bytes. (See 15.5 Security.) After the security bytes, the MCU sends a break signal (10 consecutive logic 0s) to the host, indicating that it is ready to receive a command. **NOTE:** The PTA7 pin must remain at logic 0 for 24 bus cycles after the $\overline{RST}$ pin goes high to enter monitor mode properly. In monitor mode, the MCU uses different vectors for reset, SWI (software interrupt), and break interrupt than those for user mode. The alternate vectors are in the \$FE page instead of the \$FF page and allow code execution from the internal monitor firmware instead of user code. **NOTE:** Exiting monitor mode after it has been initiated by having a blank reset vector requires a power-on reset (POR). Pulling $\overline{RST}$ low will not exit monitor mode in this situation. MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** **Table 15-2** summarizes the differences between user mode and monitor mode. Table 15-2. Mode Differences | | Functions | | | | | | | | | |---------|-------------------------|------------------------|-------------------------|------------------------|-----------------------|----------------------|--|--|--| | Modes | Reset<br>Vector<br>High | Reset<br>Vector<br>Low | Break<br>Vector<br>High | Break<br>Vector<br>Low | SWI<br>Vector<br>High | SWI<br>Vector<br>Low | | | | | User | \$FFFE | \$FFFF | \$FFFC | \$FFFD | \$FFFC | \$FFFD | | | | | Monitor | \$FEFE | \$FEFF | \$FEFC | \$FEFD | \$FEFC | \$FEFD | | | | #### 15.4.2 Data Format Communication with the monitor ROM is in standard non-return-to-zero (NRZ) mark/space data format. Transmit and receive baud rates must be identical. Figure 15-3. Monitor Data Format ## 15.4.3 Break Signal A start bit (logic 0) followed by nine logic 0 bits is a break signal. When the monitor receives a break signal, it drives the PTA0 pin high for the duration of two bits and then echoes back the break signal. Figure 15-4. Break Transaction #### 15.4.4 Baud Rate The communication baud rate is controlled by the crystal frequency and the state of the PTC3 pin (when $\overline{IRQ}$ is set to $V_{TST}$ ) upon entry into monitor mode. When PTC3 is high, the divide by ratio is 1024. If the PTC3 pin is at logic 0 upon entry into monitor mode, the divide by ratio is 512. If monitor mode was entered with $V_{DD}$ on $\overline{IRQ}$ , then the divide by ratio is set at 1024, regardless of PTC3. If monitor mode was entered with $V_{SS}$ on $\overline{IRQ}$ , then the internal PLL steps up the external frequency, presumed to be 32.768 kHz, to 2.4576 MHz. These latter two conditions for monitor mode entry require that the reset vector is blank. **Table 15-3** lists external frequencies required to achieve a standard baud rate of 9600 BPS. Other standard baud rates can be accomplished using proportionally higher or lower frequency generators. If using a crystal as the clock source, be aware of the upper frequency limit that the internal clock module can handle. See **23.8 5.0-V Control Timing** and **23.9 3.0-V Control Timing** for this limit. **External** Internal **Baud Rate IRQ** PTC3 Frequency Frequency (BPS) $V_{TST}$ 4.9152 MHz 0 2.4576 MHz 9600 9.8304 MHz $V_{TST}$ 1 2.4576 MHz 9600 9.8304 MHz $V_{DD}$ Χ 2.4576 MHz 9600 32.768 kHz $V_{SS}$ Χ 2.4576 MHz 9600 **Table 15-3. Monitor Baud Rate Selection** #### 15.4.5 Commands The monitor ROM firmware uses these commands: - READ (read memory) - WRITE (write memory) - IREAD (indexed read) - IWRITE (indexed write) - READSP (read stack pointer) - RUN (run user program) The monitor ROM firmware echoes each received byte back to the PTA0 pin for error checking. An 11-bit delay at the end of each command allows the host to send a break character to cancel the command. A delay of two bit times occurs before each echo and before READ, IREAD, or READSP data is returned. The data returned by a read command appears after the echo of the last byte of the command. **NOTE:** Wait one bit time after each echo before sending the next byte. Figure 15-5. Read Transaction Figure 15-6. Write Transaction A brief description of each monitor mode command is given in **Table 15-4** through **Table 15-9**. **Description** Read byte from memory Operand 2-byte address in high-byte:low-byte order Data Returns contents of specified address Returned **Opcode** \$4A **Command Sequence** SENT TO **MONITOR** ADDRESS ADDRESS LOW ADDRESS ADDRESS READ READ DATA HIGH HIGH LOW ECHO RETURN Table 15-4. READ (Read Memory) Command Table 15-5. WRITE (Write Memory) Command | Description | Write byte to memory | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|--|--|--|--|--| | Operand | 2-byte address in high-byte:low-byte order; low byte followed by data byte | | | | | | | | Data<br>Returned | = I NONA | | | | | | | | Opcode | \$49 | | | | | | | | | Command Sequence | | | | | | | | FROM<br>HOST | | | | | | | | | WRITE V VADDRESS V VADDRESS V VADDRESS V DATA DAT | | | | | | | | Table 15-6. IREAD (Indexed Read) Command | Description | Read next 2 bytes in memory from last address accessed | | | | | | | |------------------|--------------------------------------------------------|--|--|--|--|--|--| | Operand | Operand 2-byte address in high byte:low byte order | | | | | | | | Data<br>Returned | I Refurne contente of nevi IMO addresses | | | | | | | | Opcode | \$1A | | | | | | | | | Command Sequence | | | | | | | | | FROM HOST IREAD IREAD DATA DATA RETURN | | | | | | | Table 15-7. IWRITE (Indexed Write) Command A sequence of IREAD or IWRITE commands can access a block of memory sequentially over the full 64-Kbyte memory map. **Description** Reads stack pointer Operand None Returns incremented stack pointer value (SP + 1) in high-byte:low-Data Returned byte order Opcode \$0C **Command Sequence** FROM HOST READSP READSP **ECHO** RETURN Table 15-8. READSP (Read Stack Pointer) Command Table 15-9. RUN (Run User Program) Command | Description | escription Executes PULH and RTI instructions | | | | | | | | |------------------|-----------------------------------------------|--|--|--|--|--|--|--| | Operand | None | | | | | | | | | Data<br>Returned | None | | | | | | | | | Opcode | \$28 | | | | | | | | | | Command Sequence | | | | | | | | | | FROM HOST V RUN | | | | | | | | The MCU executes the SWI and PSHH instructions when it enters monitor mode. The RUN command tells the MCU to execute the PULH and RTI instructions. Before sending the RUN command, the host can modify the stacked CPU registers to prepare to run the host program. The READSP command returns the incremented stack pointer value, SP + 1. The high and low bytes of the program counter are at addresses SP + 5 and SP + 6. Figure 15-7. Stack Pointer at Monitor Mode Entry # 15.5 Security A security feature discourages unauthorized reading of FLASH locations while in monitor mode. The host can bypass the security feature at monitor mode entry by sending eight security bytes that match the bytes at locations \$FFF6—\$FFFD. Locations \$FFF6—\$FFFD contain user-defined data. #### **NOTE:** Do not leave locations \$FFF6-\$FFFD blank. For security reasons, program locations \$FFF6-\$FFFD even if they are not used for vectors. During monitor mode entry, the MCU waits after the power-on reset for the host to send the eight security bytes on pin PTA0. If the received bytes match those at locations \$FFF6—\$FFFD, the host bypasses the security feature and can read all FLASH locations and execute code from FLASH. Security remains bypassed until a power-on reset occurs. If the reset was not a power-on reset, security remains bypassed and security code entry is not required. (See Figure 15-8.) **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 15-8. Monitor Mode Entry Timing Upon power-on reset, if the received bytes of the security code do not match the data at locations \$FFF6—\$FFFD, the host fails to bypass the security feature. The MCU remains in monitor mode, but reading a FLASH location returns an invalid value and trying to execute code from FLASH causes an illegal address reset. After receiving the eight security bytes from the host, the MCU transmits a break character, signifying that it is ready to receive a command. **NOTE:** The MCU does not transmit a break character until after the host sends the eight security bytes. To determine whether the security code entered is correct, check to see if bit 6 of RAM address \$40 is set. If it is, then the correct security code has been entered and FLASH can be accessed. If the security sequence fails, the device should be reset by a power-on reset and brought up in monitor mode to attempt another entry. After # Monitor ROM (MON) failing the security sequence, the FLASH module can also be mass erased by executing an erase routine that was downloaded into internal RAM. The mass erase operation clears the security code locations so that all eight security bytes become \$FF (blank). # Section 16. Input/Output (I/O) Ports ## 16.1 Contents | 16.2 | Introduction | |--------|----------------------------------------| | 16.3 | Port A | | 16.3.1 | Port A Data Register | | 16.3.2 | Data Direction Register A216 | | 16.3.3 | Port A Input Pullup Enable Register218 | | 16.4 | Port B | | 16.4.1 | Port B Data Register | | 16.4.2 | Data Direction Register B | | 16.5 | Port C | | 16.5.1 | Port C Data Register | | 16.5.2 | Data Direction Register C | | 16.5.3 | Port C Input Pullup Enable Register225 | | 16.6 | Port D | | 16.6.1 | Port D Data Register | | 16.6.2 | Data Direction Register D | | 16.6.3 | Port D Input Pullup Enable Register230 | | 16.7 | Port E | | 16.7.1 | Port E Data Register231 | | 16.7.2 | Data Direction Register E232 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** #### 16.2 Introduction Thirty-three (33) bidirectional input-output (I/O) pins form five parallel ports. All I/O pins are programmable as inputs or outputs. All individual bits within port A, port C, and port D are software configurable with pullup devices if configured as input port bits. The pullup devices are automatically and dynamically disabled when a port bit is switched to output mode. #### **NOTE:** Connect any unused I/O pins to an appropriate logic level, either $V_{DD}$ or $V_{SS}$ . Although the I/O ports do not require termination for proper operation, termination reduces excess current consumption and the possibility of electrostatic damage. Figure 16-1. I/O Port Register Summary **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 16-1. I/O Port Register Summary (Continued) **Table 16-1. Port Control Register Bits Summary** | Port | Bit | DDR | Modu | ile Control | Pin | |----------|-----|-------|----------|-------------|------------| | | 0 | DDRA0 | | KBIE0 | PTA0/KBD0 | | | 1 | DDRA1 | | KBIE1 | PTA1/KBD1 | | | 2 | DDRA2 | | KBIE2 | PTA2/KBD2 | | Α | 3 | DDRA3 | KBD | KBIE3 | PTA3/KBD3 | | _ A | 4 | DDRA4 | KDD | KBIE4 | PTA4/KBD4 | | | 5 | DDRA5 | | KBIE5 | PTA5/KBD5 | | | 6 | DDRA6 | | KBIE6 | PTA6/KBD6 | | | 7 | DDRA7 | | KBIE7 | PTA7/KBD7 | | | 0 | DDRB0 | | | PTB0/AD0 | | | 1 | DDRB1 | | | PTB1/AD1 | | | 2 | DDRB2 | | | PTB2/AD2 | | В | 3 | DDRB3 | ADC | ADCH4-ADCH0 | PTB3/AD3 | | В | 4 | DDRB4 | ADC | ADCH4-ADCH0 | PTB4/AD4 | | | 5 | DDRB5 | | | PTB5/AD5 | | | 6 | DDRB6 | | | PTB6/AD6 | | | 7 | DDRB7 | | | PTB7/AD7 | | | 0 | DDRC0 | | | PTC0 | | | 1 | DDRC1 | | | PTC1 | | | 2 | DDRC2 | | | PTC2 | | С | 3 | DDRC3 | | | PTC3 | | | 4 | DDRC4 | | | PTC4 | | | 5 | DDRC5 | | | PTC5 | | | 6 | DDRC6 | | | PTC6 | | | 0 | DDRD0 | | | PTD0/SS | | | 1 | DDRD1 | SPI | SPE | PTD1/MISO | | | 2 | DDRD2 | 51 1 | | PTD2/MOSI | | D | 3 | DDRD3 | | | PTD3/SPSCK | | | 4 | DDRD4 | TIM1 | ELS0B:ELS0A | PTD4/T1CH0 | | | 5 | DDRD5 | I IIVI I | ELS1B:ELS1A | PTD5/T1CH1 | | | 6 | DDRD6 | TIM2 | ELS0B:ELS0A | PTD6/T2CH0 | | | 7 | DDRD7 | I IIVIZ | ELS1B:ELS1A | PTD7/T2CH1 | | Е | 0 | DDRE0 | SCI | ENSCI | PTE0/TxD | | <u>_</u> | 1 | DDRE1 | JOI | LINGOI | PTE1/RxD | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 **MOTOROLA** ## 16.3 Port A Port A is an 8-bit special-function port that shares all eight of its pins with the keyboard interrupt (KBI) module. Port A also has software configurable pullup devices if configured as an input port. ## 16.3.1 Port A Data Register The port A data register (PTA) contains a data latch for each of the eight port A pins. Figure 16-2. Port A Data Register (PTA) ## PTA7-PTA0 — Port A Data Bits These read/write bits are software programmable. Data direction of each port A pin is under the control of the corresponding bit in data direction register A. Reset has no effect on port A data. ## KBD7-KBD0 — Keyboard Inputs The keyboard interrupt enable bits, KBIE7–KBIE0, in the keyboard interrupt control register (KBICR) enable the port A pins as external interrupt pins. See **Section 13. Keyboard Interrupt Module (KBI)**. ## 16.3.2 Data Direction Register A Data direction register A (DDRA) determines whether each port A pin is an input or an output. Writing a logic 1 to a DDRA bit enables the output buffer for the corresponding port A pin; a logic 0 disables the output buffer. Figure 16-3. Data Direction Register A (DDRA) DDRA7-DDRA0 — Data Direction Register A Bits These read/write bits control port A data direction. Reset clears DDRA7–DDRA0, configuring all port A pins as inputs. - 1 = Corresponding port A pin configured as output - 0 = Corresponding port A pin configured as input **NOTE:** Avoid glitches on port A pins by writing to the port A data register before changing data direction register A bits from 0 to 1. Figure 16-4 shows the port A I/O logic. Figure 16-4. Port A I/O Circuit When bit DDRAx is a logic 1, reading address \$0000 reads the PTAx data latch. When bit DDRAx is a logic 0, reading address \$0000 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 16-2** summarizes the operation of the port A pins. Table 16-2. Port A Pin Functions | PTAPUE Bit | DDRA Bit | PTA Bit | I/O Pin Mode | Accesses<br>to DDRA | Access | es to PTA | |------------|----------|------------------|---------------------------------------|---------------------|-----------|--------------------------| | | | | | Read/Write | Read | Write | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(4)</sup> | DDRA7-DDRA0 | Pin | PTA7-PTA0 <sup>(3)</sup> | | 0 | 0 | Х | Input, Hi-Z <sup>(2)</sup> | DDRA7-DDRA0 | Pin | PTA7-PTA0 <sup>(3)</sup> | | Х | 1 | Х | Output | DDRA7-DDRA0 | PTA7-PTA0 | PTA7-PTA0 | #### NOTES: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. - 4. I/O pin pulled up to V<sub>DD</sub> by internal pullup device ## 16.3.3 Port A Input Pullup Enable Register The port A input pullup enable register (PTAPUE) contains a software configurable pullup device for each of the eight port A pins. Each bit is individually configurable and requires that the data direction register, DDRA, bit be configured as an input. Each pullup is automatically and dynamically disabled when a port bit's DDRA is configured for output mode. Figure 16-5. Port A Input Pullup Enable Register (PTAPUE) PTAPUE7-PTAPUE0 — Port A Input Pullup Enable Bits These writable bits are software programmable to enable pullup devices on an input port bit. - 1 = Corresponding port A pin configured to have internal pullup - 0 = Corresponding port A pin has internal pullup disconnected ## 16.4 Port B Port B is an 8-bit special-function port that shares all eight of its pins with the analog-to-digital converter (ADC) module. ## 16.4.1 Port B Data Register The port B data register (PTB) contains a data latch for each of the eight port pins. Figure 16-6. Port B Data Register (PTB) ## PTB7-PTB0 — Port B Data Bits These read/write bits are software-programmable. Data direction of each port B pin is under the control of the corresponding bit in data direction register B. Reset has no effect on port B data. #### AD7-AD0 — Analog-to-Digital Input Bits AD7—AD0 are pins used for the input channels to the analog-to-digital converter module. The channel select bits in the ADC status and control register define which port B pin will be used as an ADC input and overrides any control from the port I/O logic by forcing that pin as the input to the analog circuitry. #### **NOTE:** Care must be taken when reading port B while applying analog voltages to AD7–AD0 pins. If the appropriate ADC channel is not enabled, excessive current drain may occur if analog voltages are applied to the PTBx/ADx pin, while PTB is read as a digital input. Those ports not selected as analog input channels are considered digital I/O ports. MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ## 16.4.2 Data Direction Register B Data direction register B (DDRB) determines whether each port B pin is an input or an output. Writing a logic 1 to a DDRB bit enables the output buffer for the corresponding port B pin; a logic 0 disables the output buffer. Figure 16-7. Data Direction Register B (DDRB) DDRB7-DDRB0 — Data Direction Register B Bits These read/write bits control port B data direction. Reset clears DDRB7–DDRB0], configuring all port B pins as inputs. - 1 = Corresponding port B pin configured as output - 0 = Corresponding port B pin configured as input **NOTE:** Avoid glitches on port B pins by writing to the port B data register before changing data direction register B bits from 0 to 1. Figure 16-8 shows the port B I/O logic. Figure 16-8. Port B I/O Circuit When bit DDRBx is a logic 1, reading address \$0001 reads the PTBx data latch. When bit DDRBx is a logic 0, reading address \$0001 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 16-3** summarizes the operation of the port B pins. **Table 16-3. Port B Pin Functions** | DDRB Bit | PTB Bit | I/O Pin Mode | Accesses<br>to DDRB | Accesses to PTB | | | |----------|------------------|----------------------------|---------------------|-----------------|--------------------------|--| | | | | Read/Write | Read | Write | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRB7-DDRB0 | Pin | PTB7-PTB0 <sup>(3)</sup> | | | 1 | Х | Output | DDRB7-DDRB0 | PTB7-PTB0 | PTB7-PTB0 | | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. ## 16.5 Port C Port C is a 7-bit, general-purpose bidirectional I/O port. Port C also has software configurable pullup devices if configured as an input port. ## 16.5.1 Port C Data Register The port C data register (PTC) contains a data latch for each of the seven port C pins. **NOTE:** Bit 6 and bit 5 of PTC are not available in a 40-pin dual in-line package and 42-pin shrink dual in-line package. Figure 16-9. Port C Data Register (PTC) ## PTC6-PTC0 — Port C Data Bits These read/write bits are software-programmable. Data direction of each port C pin is under the control of the corresponding bit in data direction register C. Reset has no effect on port C data. ## 16.5.2 Data Direction Register C Data direction register C (DDRC) determines whether each port C pin is an input or an output. Writing a logic 1 to a DDRC bit enables the output buffer for the corresponding port C pin; a logic 0 disables the output buffer. Figure 16-10. Data Direction Register C (DDRC) DDRC6-DDRC0 — Data Direction Register C Bits These read/write bits control port C data direction. Reset clears DDRC6–DDRC0, configuring all port C pins as inputs. - 1 = Corresponding port C pin configured as output - 0 = Corresponding port C pin configured as input **NOTE:** Avoid glitches on port C pins by writing to the port C data register before changing data direction register C bits from 0 to 1. Figure 16-11 shows the port C I/O logic. **NOTE:** For those devices packaged in a 40-pin dual in-line package and 42-pin shrink dual in-line package, PTC5 and PTC6 are connected to ground internally. DDRC5 and DDRC6 should be set to a 0 to configure PTC5 and PTC6 as inputs. Figure 16-11. Port C I/O Circuit When bit DDRCx is a logic 1, reading address \$0002 reads the PTCx data latch. When bit DDRCx is a logic 0, reading address \$0002 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 16-4** summarizes the operation of the port C pins. Table 16-4. Port C Pin Functions | PTCPUE Bit | DDRC Bit PTC Bit | | I/O Pin Mode | Accesses to DDRC | Accesses to PTC | | | |------------|------------------|------------------|---------------------------------------|------------------|-----------------|--------------------------|--| | PICPUE BIL | DDAC BIL | PICBIL | I/O PIII Mode | Read/Write | Read | Write | | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(4)</sup> | DDRC6-DDRC0 | Pin | PTC6-PTC0 <sup>(3)</sup> | | | 0 | 0 | Х | Input, Hi-Z <sup>(2)</sup> | DDRC6-DDRC0 | Pin | PTC6-PTC0 <sup>(3)</sup> | | | Х | 1 | Х | Output | DDRC6-DDRC0 | PTC6-PTC0 | PTC6-PTC0 | | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. - 4. I/O pin pulled up to V<sub>DD</sub> by internal pullup device. ## 16.5.3 Port C Input Pullup Enable Register The port C input pullup enable register (PTCPUE) contains a software configurable pullup device for each of the seven port C pins. Each bit is individually configurable and requires that the data direction register, DDRC, bit be configured as an input. Each pullup is automatically and dynamically disabled when a port bit's DDRC is configured for output mode. Figure 16-12. Port C Input Pullup Enable Register (PTCPUE) PTCPUE6-PTCPUE0 — Port C Input Pullup Enable Bits These writable bits are software programmable to enable pullup devices on an input port bit. - 1 = Corresponding port C pin configured to have internal pullup - 0 = Corresponding port C pin internal pullup disconnected ## 16.6 Port D Port D is an 8-bit special-function port that shares four of its pins with the serial peripheral interface (SPI) module and four of its pins with two timer interface (TIM1 and TIM2) modules. Port D also has software configurable pullup devices if configured as an input port. ## 16.6.1 Port D Data Register The port D data register (PTD) contains a data latch for each of the eight port D pins. **NOTE:** Bit 7 and bit 6 of PTD are not available in a 40-pin dual in-line package. Figure 16-13. Port D Data Register (PTD) ## PTD7-PTD0 — Port D Data Bits These read/write bits are software-programmable. Data direction of each port D pin is under the control of the corresponding bit in data direction register D. Reset has no effect on port D data. ## T2CH1 and T2CH0 — Timer 2 Channel I/O Bits The PTD7/T2CH1-PTD6/T2CH0 pins are the TIM2 input capture/output compare pins. The edge/level select bits, ELSxB:ELSxA, determine whether the PTD7/T2CH1-PTD6/T2CH0 pins are timer channel I/O pins or general-purpose I/O pins. See Section 22. Timer Interface Module (TIM). ## T1CH1 and T1CH0 — Timer 1 Channel I/O Bits The PTD7/T1CH1—PTD6/T1CH0 pins are the TIM1 input capture/output compare pins. The edge/level select bits, ELSxB and ELSxA, determine whether the PTD7/T1CH1—PTD6/T1CH0 pins are timer channel I/O pins or general-purpose I/O pins. See Section 22. Timer Interface Module (TIM). #### SPSCK — SPI Serial Clock The PTD3/SPSCK pin is the serial clock input of the SPI module. When the SPE bit is clear, the PTD3/SPSCK pin is available for general-purpose I/O. #### MOSI — Master Out/Slave In The PTD2/MOSI pin is the master out/slave in terminal of the SPI module. When the SPE bit is clear, the PTD2/MOSI pin is available for general-purpose I/O. #### MISO — Master In/Slave Out The PTD1/MISO pin is the master in/slave out terminal of the SPI module. When the SPI enable bit, SPE, is clear, the SPI module is disabled, and the PTD0/SS pin is available for general-purpose I/O. Data direction register D (DDRD) does not affect the data direction of port D pins that are being used by the SPI module. However, the DDRD bits always determine whether reading port D returns the states of the latches or the states of the pins. See **Table 16-5**. #### SS — Slave Select The PTD0/SS pin is the slave select input of the SPI module. When the SPE bit is clear, or when the SPI master bit, SPMSTR, is set, the PTD0/SS pin is available for general-purpose I/O. When the SPI is enabled, the DDRB0 bit in data direction register B (DDRB) has no effect on the PTD0/SS pin. ## 16.6.2 Data Direction Register D Data direction register D (DDRD) determines whether each port D pin is an input or an output. Writing a logic 1 to a DDRD bit enables the output buffer for the corresponding port D pin; a logic 0 disables the output buffer. Figure 16-14. Data Direction Register D (DDRD) DDRD7-DDRD0 — Data Direction Register D Bits These read/write bits control port D data direction. Reset clears DDRD7–DDRD0, configuring all port D pins as inputs. - 1 = Corresponding port D pin configured as output - 0 = Corresponding port D pin configured as input **NOTE:** Avoid glitches on port D pins by writing to the port D data register before changing data direction register D bits from 0 to 1. Figure 16-15 shows the port D I/O logic. **NOTE:** For those devices packaged in a 40-pin dual in-line package, PTD6 and PTD7 are not connected. DDRD6 and DDRD7 should be set to a 1 to configure PTD6 and PTD7 as outputs. Figure 16-15. Port D I/O Circuit When bit DDRDx is a logic 1, reading address \$0003 reads the PTDx data latch. When bit DDRDx is a logic 0, reading address \$0003 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 16-5** summarizes the operation of the port D pins. **Table 16-5. Port D Pin Functions** | PTDPUE Bit | DDRD Bit PTD Bit | | I/O Pin Mode | Accesses to DDRD | Accesses to PTD | | | |--------------------------------|------------------|------------------|---------------------------------------|------------------|-----------------|--------------------------|--| | PIDPOE BIL DDRD BIL PID BI | | PIDBIL | I/O PIII WIOGE | Read/Write | Read | Write | | | 1 | 0 | X <sup>(1)</sup> | Input, V <sub>DD</sub> <sup>(4)</sup> | DDRD7-DDRD0 | Pin | PTD7-PTD0 <sup>(3)</sup> | | | 0 | 0 | Х | Input, Hi-Z <sup>(2)</sup> | DDRD7-DDRD0 | Pin | PTD7-PTD0 <sup>(3)</sup> | | | Х | 1 | Х | Output | DDRD7-DDRD0 | PTD7-PTD0 | PTD7-PTD0 | | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. - 4. I/O pin pulled up to V<sub>DD</sub> by internal pullup device. ## 16.6.3 Port D Input Pullup Enable Register The port D input pullup enable register (PTDPUE) contains a software configurable pullup device for each of the eight port D pins. Each bit is individually configurable and requires that the data direction register, DDRD, bit be configured as an input. Each pullup is automatically and dynamically disabled when a port bit's DDRD is configured for output mode. Figure 16-16. Port D Input Pullup Enable Register (PTDPUE) PTDPUE7-PTDPUE0 — Port D Input Pullup Enable Bits These writable bits are software programmable to enable pullup devices on an input port bit. - 1 = Corresponding port D pin configured to have internal pullup - 0 = Corresponding port D pin has internal pullup disconnected ## 16.7 Port E Port E is a 2-bit special-function port that shares two of its pins with the serial communications interface (SCI) module. ## 16.7.1 Port E Data Register The port E data register contains a data latch for each of the two port E pins. Figure 16-17. Port E Data Register (PTE) #### PTE1 and PTE0 — Port E Data Bits PTE1 and PTE0 are read/write, software programmable bits. Data direction of each port E pin is under the control of the corresponding bit in data direction register E. ## NOTE: Data direction register E (DDRE) does not affect the data direction of port E pins that are being used by the SCI module. However, the DDRE bits always determine whether reading port E returns the states of the latches or the states of the pins. See **Table 16-6**. #### RxD — SCI Receive Data Input The PTE1/RxD pin is the receive data input for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled, and the PTE1/RxD pin is available for general-purpose I/O. See Section 18. Serial Communications Interface Module (SCI). #### TxD — SCI Transmit Data Output The PTE0/TxD pin is the transmit data output for the SCI module. When the enable SCI bit, ENSCI, is clear, the SCI module is disabled, and the PTE0/TxD pin is available for general-purpose I/O. See Section 18. Serial Communications Interface Module (SCI). MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ## 16.7.2 Data Direction Register E Data direction register E (DDRE) determines whether each port E pin is an input or an output. Writing a logic 1 to a DDRE bit enables the output buffer for the corresponding port E pin; a logic 0 disables the output buffer. Figure 16-18. Data Direction Register E (DDRE) DDRE1 and DDRE0 — Data Direction Register E Bits These read/write bits control port E data direction. Reset clears DDRE1 and DDRE0, configuring all port E pins as inputs. - 1 = Corresponding port E pin configured as output - 0 = Corresponding port E pin configured as input **NOTE:** Avoid glitches on port E pins by writing to the port E data register before changing data direction register E bits from 0 to 1. Figure 16-19 shows the port E I/O logic. Figure 16-19. Port E I/O Circuit When bit DDREx is a logic 1, reading address \$0008 reads the PTEx data latch. When bit DDREx is a logic 0, reading address \$0008 reads the voltage level on the pin. The data latch can always be written, regardless of the state of its data direction bit. **Table 16-6** summarizes the operation of the port E pins. Table 16-6. Port E Pin Functions | DDRE Bit | PTE Bit | I/O Pin Mode | Accesses to DDRE | Accesses to PTE | | | | |-------------------------|------------------|----------------------------|------------------|-----------------|--------------------------|--|--| | DDRE DIL FIE DIL 1/0 FI | | 70 FIII Mode | Read/Write | Read | Write | | | | 0 | X <sup>(1)</sup> | Input, Hi-Z <sup>(2)</sup> | DDRE1-DDRE0 | Pin | PTE1-PTE0 <sup>(3)</sup> | | | | 1 | Х | Output | DDRE1-DDRE0 | PTE1-PTE0 | PTE1-PTE0 | | | #### Notes: - 1. X = Don't care - 2. Hi-Z = High impedance - 3. Writing affects data register, but does not affect input. # Section 17. Random-Access Memory (RAM) ## 17.1 Contents | 17.2 | Introduction | 35 | |------|------------------------|----| | 17.3 | Functional Description | 35 | ## 17.2 Introduction This section describes the 512 bytes of RAM (random-access memory). ## 17.3 Functional Description Addresses \$0040 through \$023F are RAM locations. The location of the stack RAM is programmable. The 16-bit stack pointer allows the stack to be anywhere in the 64-Kbyte memory space. **NOTE:** For correct operation, the stack pointer must point only to RAM locations. Within page zero are 192 bytes of RAM. Because the location of the stack RAM is programmable, all page zero RAM locations can be used for I/O control and user data or code. When the stack pointer is moved from its reset location at \$00FF out of page zero, direct addressing mode instructions can efficiently access all page zero RAM locations. Page zero RAM, therefore, provides ideal locations for frequently accessed global variables. Before processing an interrupt, the CPU uses five bytes of the stack to save the contents of the CPU registers. **NOTE:** For M6805 compatibility, the H register is not stacked. MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** # Random-Access Memory (RAM) During a subroutine call, the CPU uses two bytes of the stack to store the return address. The stack pointer decrements during pushes and increments during pulls. NOTE: Be careful when using nested subroutines. The CPU may overwrite data in the RAM during a subroutine or during the interrupt stacking operation. # Section 18. Serial Communications Interface Module (SCI) ## 18.1 Contents | 18.2 Introduction | |---------------------------------------------| | 18.3 Features | | 18.4 Pin Name Conventions240 | | 18.5 Functional Description | | 18.5.1 Data Format | | 18.5.2 Transmitter243 | | 18.5.2.1 Character Length | | 18.5.2.2 Character Transmission245 | | 18.5.2.3 Break Characters | | 18.5.2.4 Idle Characters246 | | 18.5.2.5 Inversion of Transmitted Output247 | | 18.5.2.6 Transmitter Interrupts247 | | 18.5.3 Receiver | | 18.5.3.1 Character Length | | 18.5.3.2 Character Reception | | 18.5.3.3 Data Sampling | | 18.5.3.4 Framing Errors | | 18.5.3.5 Baud Rate Tolerance | | 18.5.3.6 Receiver Wakeup255 | | 18.5.3.7 Receiver Interrupts256 | | 18.5.3.8 Error Interrupts256 | | 18.6 Low-Power Modes | | 18.6.1 Wait Mode | | 18.6.2 Stop Mode | | 18.7 SCI During Break Module Interrupts258 | | 18.8 I/O Signals | | 18.8.1 PTE0/TxD (Transmit Data) | | 10.0.1 1 120/17D (Tranoffitt Data) | MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** | 18.8.2 | PTE1/RxD (Receive Data) | |--------|---------------------------| | 18.9 | I/O Registers259 | | 18.9.1 | SCI Control Register 1259 | | 18.9.2 | SCI Control Register 2262 | | 18.9.3 | SCI Control Register 3265 | | 18.9.4 | SCI Status Register 1268 | | 18.9.5 | SCI Status Register 2272 | | 18.9.6 | SCI Data Register273 | | 18.9.7 | SCI Baud Rate Register274 | ## 18.2 Introduction This section describes the serial communications interface (SCI) module, which allows high-speed asynchronous communications with peripheral devices and other MCUs. ## NOTE: References to DMA (direct-memory access) and associated functions are only valid if the MCU has a DMA module. This MCU does not have the DMA function. Any DMA-related register bits should be left in their reset state for normal MCU operation. ## 18.3 Features Features of the SCI module include: - Full-duplex operation - Standard mark/space non-return-to-zero (NRZ) format - 32 programmable baud rates - Programmable 8-bit or 9-bit character length - Separately enabled transmitter and receiver - Separate receiver and transmitter CPU interrupt requests - Programmable transmitter output polarity - Two receiver wakeup methods: - Idle line wakeup - Address mark wakeup - Interrupt-driven operation with eight interrupt flags: - Transmitter empty - Transmission complete - Receiver full - Idle receiver input - Receiver overrun - Noise error - Framing error - Parity error - Receiver framing error detection - Hardware parity checking - 1/16 bit-time noise detection - Configuration register bit, SCIBDSRC, to allow selection of baud rate clock source ## 18.4 Pin Name Conventions The generic names of the SCI I/O pins are: - RxD (receive data) - TxD (transmit data) SCI I/O (input/output) lines are implemented by sharing parallel I/O port pins. The full name of an SCI input or output reflects the name of the shared port pin. **Table 18-1** shows the full names and the generic names of the SCI I/O pins. The generic pin names appear in the text of this section. **Table 18-1. Pin Name Conventions** | Generic Pin Names: | RxD | TxD | |--------------------|----------|----------| | Full Pin Names: | PTE1/RxD | PTE0/TxD | ## 18.5 Functional Description Figure 18-1 shows the structure of the SCI module. The SCI allows full-duplex, asynchronous, NRZ serial communication among the MCU and remote devices, including other MCUs. The transmitter and receiver of the SCI operate independently, although they use the same baud rate generator. During normal operation, the CPU monitors the status of the SCI, writes the data to be transmitted, and processes received data. The baud rate clock source for the SCI can be selected via the configuration bit, SCIBDSRC, of the CONFIG2 register (\$001E). Source selection values are shown in **Figure 18-1**. Figure 18-1. SCI Module Block Diagram | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |--------|----------------------------------|-----------------|-------|------------------------------|-------|-----------|------------|------|------|-------| | \$0013 | SCI Control Register 1<br>(SCC1) | Read:<br>Write: | LOOPS | ENSCI | TXINV | М | WAKE | ILTY | PEN | PTY | | | (000) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0014 | SCI Control Register 2<br>(SCC2) | Read:<br>Write: | SCTIE | TCIE | SCRIE | ILIE | TE | RE | RWU | SBK | | | (, | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | \$0015 | SCI Control Register 3 | Read:<br>Write: | R8 | T8 | DMARE | DMATE | ORIE | NEIE | FEIE | PEIE | | φοστο | (SCC3) | Reset: | U | U | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | SCTE | TC | SCRF | IDLE | OR | NF | FE | PE | | \$0016 | SCI Status Register 1 (SCS1) | Write: | | | | | | | | | | | , | Reset: | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | | | | | | | BKF | RPF | | \$0017 | SCI Status Register 2<br>(SCS2) | Write: | | | | | | | | | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | R7 | R6 | R5 | R4 | R3 | R2 | R1 | R0 | | \$0018 | SCI Data Register<br>(SCDR) | Write: | T7 | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | (33511) | Reset: | | | | Unaffecte | d by reset | | | | | \$0019 | (SCBR) | Read:<br>Write: | | | SCP1 | SCP0 | R | SCR2 | SCR1 | SCR0 | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplemented R = Reserved | | | U = Unaffe | cted | | | Figure 18-2. SCI I/O Register Summary ## 18.5.1 Data Format The SCI uses the standard non-return-to-zero mark/space data format illustrated in **Figure 18-3**. Figure 18-3. SCI Data Formats #### 18.5.2 Transmitter Figure 18-4 shows the structure of the SCI transmitter. The baud rate clock source for the SCI can be selected via the configuration bit, SCIBDSRC. Source selection values are shown in Figure 18-4. Figure 18-4. SCI Transmitter ## 18.5.2.1 Character Length The transmitter can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When transmitting 9-bit data, bit T8 in SCI control register 3 (SCC3) is the ninth bit (bit 8). ## 18.5.2.2 Character Transmission During an SCI transmission, the transmit shift register shifts a character out to the PTE0/TxD pin. The SCI data register (SCDR) is the write-only buffer between the internal data bus and the transmit shift register. To initiate an SCI transmission: - 1. Enable the SCI by writing a logic 1 to the enable SCI bit (ENSCI) in SCI control register 1 (SCC1). - 2. Enable the transmitter by writing a logic 1 to the transmitter enable bit (TE) in SCI control register 2 (SCC2). - 3. Clear the SCI transmitter empty bit by first reading SCI status register 1 (SCS1) and then writing to the SCDR. - 4. Repeat step 3 for each subsequent transmission. At the start of a transmission, transmitter control logic automatically loads the transmit shift register with a preamble of logic 1s. After the preamble shifts out, control logic transfers the SCDR data into the transmit shift register. A logic 0 start bit automatically goes into the least significant bit position of the transmit shift register. A logic 1 stop bit goes into the most significant bit position. The SCI transmitter empty bit, SCTE, in SCS1 becomes set when the SCDR transfers a byte to the transmit shift register. The SCTE bit indicates that the SCDR can accept new data from the internal data bus. If the SCI transmit interrupt enable bit, SCTIE, in SCC2 is also set, the SCTE bit generates a transmitter CPU interrupt request. When the transmit shift register is not transmitting a character, the PTE0/TxD pin goes to the idle condition, logic 1. If at any time software clears the ENSCI bit in SCI control register 1 (SCC1), the transmitter and receiver relinquish control of the port E pins. MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ## 18.5.2.3 Break Characters Writing a logic 1 to the send break bit, SBK, in SCC2 loads the transmit shift register with a break character. A break character contains all logic 0s and has no start, stop, or parity bit. Break character length depends on the M bit in SCC1. As long as SBK is at logic 1, transmitter logic continuously loads break characters into the transmit shift register. After software clears the SBK bit, the shift register finishes transmitting the last break character and then transmits at least one logic 1. The automatic logic 1 at the end of a break character guarantees the recognition of the start bit of the next character. The SCI recognizes a break character when a start bit is followed by eight or nine logic 0 data bits and a logic 0 where the stop bit should be. Receiving a break character has these effects on SCI registers: - Sets the framing error bit (FE) in SCS1 - Sets the SCI receiver full bit (SCRF) in SCS1 - Clears the SCI data register (SCDR) - Clears the R8 bit in SCC3 - Sets the break flag bit (BKF) in SCS2 - May set the overrun (OR), noise flag (NF), parity error (PE), or reception in progress flag (RPF) bits #### 18.5.2.4 Idle Characters An idle character contains all logic 1s and has no start, stop, or parity bit. Idle character length depends on the M bit in SCC1. The preamble is a synchronizing idle character that begins every transmission. If the TE bit is cleared during a transmission, the PTE0/TxD pin becomes idle after completion of the transmission in progress. Clearing and then setting the TE bit during a transmission queues an idle character to be sent after the character currently being transmitted. **NOTE:** When queueing an idle character, return the TE bit to logic 1 before the stop bit of the current character shifts out to the TxD pin. Setting TE after the stop bit appears on TxD causes data previously written to the SCDR to be lost. Toggle the TE bit for a queued idle character when the SCTE bit becomes set and just before writing the next byte to the SCDR. ## 18.5.2.5 Inversion of Transmitted Output The transmit inversion bit (TXINV) in SCI control register 1 (SCC1) reverses the polarity of transmitted data. All transmitted values, including idle, break, start, and stop bits, are inverted when TXINV is at logic 1. (See 18.9.1 SCI Control Register 1.) ## 18.5.2.6 Transmitter Interrupts These conditions can generate CPU interrupt requests from the SCI transmitter: - SCI transmitter empty (SCTE) The SCTE bit in SCS1 indicates that the SCDR has transferred a character to the transmit shift register. SCTE can generate a transmitter CPU interrupt request. Setting the SCI transmit interrupt enable bit, SCTIE, in SCC2 enables the SCTE bit to generate transmitter CPU interrupt requests. - Transmission complete (TC) The TC bit in SCS1 indicates that the transmit shift register and the SCDR are empty and that no break or idle character has been generated. The transmission complete interrupt enable bit, TCIE, in SCC2 enables the TC bit to generate transmitter CPU interrupt requests. ## 18.5.3 Receiver Figure 18-5 shows the structure of the SCI receiver. ## 18.5.3.1 Character Length The receiver can accommodate either 8-bit or 9-bit data. The state of the M bit in SCI control register 1 (SCC1) determines character length. When receiving 9-bit data, bit R8 in SCI control register 2 (SCC2) is the ninth bit (bit 8). When receiving 8-bit data, bit R8 is a copy of the eighth bit (bit 7). ## 18.5.3.2 Character Reception During an SCI reception, the receive shift register shifts characters in from the PTE1/RxD pin. The SCI data register (SCDR) is the read-only buffer between the internal data bus and the receive shift register. After a complete character shifts into the receive shift register, the data portion of the character transfers to the SCDR. The SCI receiver full bit, SCRF, in SCI status register 1 (SCS1) becomes set, indicating that the received byte can be read. If the SCI receive interrupt enable bit, SCRIE, in SCC2 is also set, the SCRF bit generates a receiver CPU interrupt request. Figure 18-5. SCI Receiver Block Diagram ## 18.5.3.3 Data Sampling The receiver samples the PTE1/RxD pin at the RT clock rate. The RT clock is an internal signal with a frequency 16 times the baud rate. To adjust for baud rate mismatch, the RT clock is resynchronized at the following times (see **Figure 18-6**): - After every start bit - After the receiver detects a data bit change from logic 1 to logic 0 (after the majority of data bit samples at RT8, RT9, and RT10 returns a valid logic 1 and the majority of the next RT8, RT9, and RT10 samples returns a valid logic 0) To locate the start bit, data recovery logic does an asynchronous search for a logic 0 preceded by three logic 1s. When the falling edge of a possible start bit occurs, the RT clock begins to count to 16. Figure 18-6. Receiver Data Sampling To verify the start bit and to detect noise, data recovery logic takes samples at RT3, RT5, and RT7. **Table 18-2** summarizes the results of the start bit verification samples. **Table 18-2. Start Bit Verification** | RT3, RT5, and RT7<br>Samples | Start Bit<br>Verification | Noise Flag | |------------------------------|---------------------------|------------| | 000 | Yes | 0 | | 001 | Yes | 1 | | 010 | Yes | 1 | | 011 | No | 0 | | 100 | Yes | 1 | | 101 | No | 0 | | 110 | No | 0 | | 111 | No | 0 | Start bit verification is not successful if any two of the three verification samples are logic 1s. If start bit verification is not successful, the RT clock is reset and a new search for a start bit begins. To determine the value of a data bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 18-3** summarizes the results of the data bit samples. Table 18-3. Data Bit Recovery | RT8, RT9, and RT10<br>Samples | Data Bit<br>Determination | Noise Flag | |-------------------------------|---------------------------|------------| | 000 | 0 | 0 | | 001 | 0 | 1 | | 010 | 0 | 1 | | 011 | 1 | 1 | | 100 | 0 | 1 | | 101 | 1 | 1 | | 110 | 1 | 1 | | 111 | 1 | 0 | MC68HC908GP32•MC68HC08GP32 — Rev. 6 NOTE: The RT8, RT9, and RT10 samples do not affect start bit verification. If any or all of the RT8, RT9, and RT10 start bit samples are logic 1s following a successful start bit verification, the noise flag (NF) is set and the receiver assumes that the bit is a start bit. To verify a stop bit and to detect noise, recovery logic takes samples at RT8, RT9, and RT10. **Table 18-4** summarizes the results of the stop bit samples. RT8. RT9. and RT10 Framing Noise Flag Error Flag Samples 000 0 1 001 1 1 010 1 1 011 0 1 100 1 1 101 0 1 110 0 1 0 0 111 Table 18-4. Stop Bit Recovery # 18.5.3.4 Framing Errors If the data recovery logic does not detect a logic 1 where the stop bit should be in an incoming character, it sets the framing error bit, FE, in SCS1. A break character also sets the FE bit because a break character has no stop bit. The FE bit is set at the same time that the SCRF bit is set. #### 18.5.3.5 Baud Rate Tolerance A transmitting device may be operating at a baud rate below or above the receiver baud rate. Accumulated bit time misalignment can cause one of the three stop bit data samples to fall outside the actual stop bit. Then a noise error occurs. If more than one of the samples is outside the stop bit, a framing error occurs. In most applications, the baud rate tolerance is much more than the degree of misalignment that is likely to occur. As the receiver samples an incoming character, it resynchronizes the RT clock on any valid falling edge within the character. Resynchronization within characters corrects misalignments between transmitter bit times and receiver bit times. #### **Slow Data Tolerance** **Figure 18-7** shows how much a slow received character can be misaligned without causing a noise error or a framing error. The slow stop bit begins at RT8 instead of RT1 but arrives in time for the stop bit data samples at RT8, RT9, and RT10. Figure 18-7. Slow Data For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times $\times$ 16 RT cycles + 10 RT cycles = 154 RT cycles. With the misaligned character shown in **Figure 18-7**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 9 bit times $\times$ 16 RT cycles + 3 RT cycles = 147 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 8-bit character with no errors is $$\left| \frac{154 - 147}{154} \right| \times 100 = 4.54\%$$ For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times $\times$ 16 RT cycles + 10 RT cycles = 170 RT cycles. MC68HC908GP32•MC68HC08GP32 — Rev. 6 With the misaligned character shown in **Figure 18-7**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RT cycles + 3 RT cycles = 163 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a slow 9-bit character with no errors is $$\left| \frac{170 - 163}{170} \right| \times 100 = 4.12\%$$ #### **Fast Data Tolerance** **Figure 18-8** shows how much a fast received character can be misaligned without causing a noise error or a framing error. The fast stop bit ends at RT10 instead of RT16 but is still there for the stop bit data samples at RT8, RT9, and RT10. Figure 18-8. Fast Data For an 8-bit character, data sampling of the stop bit takes the receiver 9 bit times $\times$ 16 RT cycles + 10 RT cycles = 154 RT cycles. With the misaligned character shown in **Figure 18-8**, the receiver counts 154 RT cycles at the point when the count of the transmitting device is 10 bit times $\times$ 16 RT cycles = 160 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 8-bit character with no errors is $$\left| \frac{154 - 160}{154} \right| \times 100 = 3.90\%$$ For a 9-bit character, data sampling of the stop bit takes the receiver 10 bit times $\times$ 16 RT cycles + 10 RT cycles = 170 RT cycles. With the misaligned character shown in **Figure 18-8**, the receiver counts 170 RT cycles at the point when the count of the transmitting device is 11 bit times $\times$ 16 RT cycles = 176 RT cycles. The maximum percent difference between the receiver count and the transmitter count of a fast 9-bit character with no errors is $$\left| \frac{170 - 176}{170} \right| \times 100 = 3.53\%$$ #### 18.5.3.6 Receiver Wakeup So that the MCU can ignore transmissions intended only for other receivers in multiple-receiver systems, the receiver can be put into a standby state. Setting the receiver wakeup bit, RWU, in SCC2 puts the receiver into a standby state during which receiver interrupts are disabled. Depending on the state of the WAKE bit in SCC1, either of two conditions on the PTE1/RxD pin can bring the receiver out of the standby state: - Address mark An address mark is a logic 1 in the most significant bit position of a received character. When the WAKE bit is set, an address mark wakes the receiver from the standby state by clearing the RWU bit. The address mark also sets the SCI receiver full bit, SCRF. Software can then compare the character containing the address mark to the user-defined address of the receiver. If they are the same, the receiver remains awake and processes the characters that follow. If they are not the same, software can set the RWU bit and put the receiver back into the standby state. - Idle input line condition When the WAKE bit is clear, an idle character on the PTE1/RxD pin wakes the receiver from the standby state by clearing the RWU bit. The idle character that wakes the receiver does not set the receiver idle bit, IDLE, or the MC68HC908GP32•MC68HC08GP32 — Rev. 6 SCI receiver full bit, SCRF. The idle line type bit, ILTY, determines whether the receiver begins counting logic 1s as idle character bits after the start bit or after the stop bit. **NOTE:** With the WAKE bit clear, setting the RWU bit after the RxD pin has been idle may cause the receiver to wake up immediately. #### 18.5.3.7 Receiver Interrupts The following sources can generate CPU interrupt requests from the SCI receiver: - SCI receiver full (SCRF) The SCRF bit in SCS1 indicates that the receive shift register has transferred a character to the SCDR. SCRF can generate a receiver CPU interrupt request. Setting the SCI receive interrupt enable bit, SCRIE, in SCC2 enables the SCRF bit to generate receiver CPU interrupts. - Idle input (IDLE) The IDLE bit in SCS1 indicates that 10 or 11 consecutive logic 1s shifted in from the PTE1/RxD pin. The idle line interrupt enable bit, ILIE, in SCC2 enables the IDLE bit to generate CPU interrupt requests. #### 18.5.3.8 Error Interrupts The following receiver error flags in SCS1 can generate CPU interrupt requests: - Receiver overrun (OR) The OR bit indicates that the receive shift register shifted in a new character before the previous character was read from the SCDR. The previous character remains in the SCDR, and the new character is lost. The overrun interrupt enable bit, ORIE, in SCC3 enables OR to generate SCI error CPU interrupt requests. - Noise flag (NF) The NF bit is set when the SCI detects noise on incoming data or break characters, including start, data, and stop bits. The noise error interrupt enable bit, NEIE, in SCC3 enables NF to generate SCI error CPU interrupt requests. - Framing error (FE) The FE bit in SCS1 is set when a logic 0 occurs where the receiver expects a stop bit. The framing error interrupt enable bit, FEIE, in SCC3 enables FE to generate SCI error CPU interrupt requests. - Parity error (PE) The PE bit in SCS1 is set when the SCI detects a parity error in incoming data. The parity error interrupt enable bit, PEIE, in SCC3 enables PE to generate SCI error CPU interrupt requests. #### 18.6 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. #### 18.6.1 Wait Mode The SCI module remains active after the execution of a WAIT instruction. In wait mode, the SCI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SCI module can bring the MCU out of wait mode. If SCI module functions are not required during wait mode, reduce power consumption by disabling the module before executing the WAIT instruction. Refer to **Section 3. Low-Power Modes** for information on exiting wait mode. #### **18.6.2 Stop Mode** The SCI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect SCI register states. SCI module operation resumes after an external interrupt. Because the internal clock is inactive during stop mode, entering stop mode during an SCI transmission or reception results in invalid data. Refer to **Section 3. Low-Power Modes** for information on exiting stop mode. MC68HC908GP32•MC68HC08GP32 — Rev. 6 # 18.7 SCI During Break Module Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. # 18.8 I/O Signals Port E shares two of its pins with the SCI module. The two SCI I/O pins are: - PTE0/TxD Transmit data - PTE1/RxD Receive data #### 18.8.1 PTEO/TxD (Transmit Data) The PTE0/TxD pin is the serial data output from the SCI transmitter. The SCI shares the PTE0/TxD pin with port E. When the SCI is enabled, the PTE0/TxD pin is an output regardless of the state of the DDRE2 bit in data direction register E (DDRE). #### 18.8.2 PTE1/RxD (Receive Data) The PTE1/RxD pin is the serial data input to the SCI receiver. The SCI shares the PTE1/RxD pin with port E. When the SCI is enabled, the PTE1/RxD pin is an input regardless of the state of the DDRE1 bit in data direction register E (DDRE). **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 # 18.9 I/O Registers These I/O registers control and monitor SCI operation: - SCI control register 1 (SCC1) - SCI control register 2 (SCC2) - SCI control register 3 (SCC3) - SCI status register 1 (SCS1) - SCI status register 2 (SCS2) - SCI data register (SCDR) - SCI baud rate register (SCBR) #### 18.9.1 SCI Control Register 1 SCI control register 1: - Enables loop mode operation - Enables the SCI - Controls output polarity - Controls character length - Controls SCI wakeup method - Controls idle character detection - Enables parity function - Controls parity type Figure 18-9. SCI Control Register 1 (SCC1) #### LOOPS — Loop Mode Select Bit This read/write bit enables loop mode operation. In loop mode the PTE1/RxD pin is disconnected from the SCI, and the transmitter output goes into the receiver input. Both the transmitter and the receiver must be enabled to use loop mode. Reset clears the LOOPS bit. 1 = Loop mode enabled 0 = Normal operation enabled #### ENSCI — Enable SCI Bit This read/write bit enables the SCI and the SCI baud rate generator. Clearing ENSCI sets the SCTE and TC bits in SCI status register 1 and disables transmitter interrupts. Reset clears the ENSCI bit. 1 = SCI enabled 0 = SCI disabled #### TXINV — Transmit Inversion Bit This read/write bit reverses the polarity of transmitted data. Reset clears the TXINV bit. 1 = Transmitter output inverted 0 = Transmitter output not inverted # **NOTE:** Setting the TXINV bit inverts all transmitted values, including idle, break, start, and stop bits. #### M — Mode (Character Length) Bit This read/write bit determines whether SCI characters are eight or nine bits long. (See **Table 18-5**.) The ninth bit can serve as an extra stop bit, as a receiver wakeup signal, or as a parity bit. Reset clears the M bit. 1 = 9-bit SCI characters 0 = 8-bit SCI characters #### WAKE — Wakeup Condition Bit This read/write bit determines which condition wakes up the SCI: a logic 1 (address mark) in the most significant bit position of a received character or an idle condition on the PTE1/RxD pin. Reset clears the WAKE bit. 1 = Address mark wakeup 0 = Idle line wakeup #### ILTY — Idle Line Type Bit This read/write bit determines when the SCI starts counting logic 1s as idle character bits. The counting begins either after the start bit or after the stop bit. If the count begins after the start bit, then a string of logic 1s preceding the stop bit may cause false recognition of an idle character. Beginning the count after the stop bit avoids false idle character recognition, but requires properly synchronized transmissions. Reset clears the ILTY bit. 1 = Idle character bit count begins after stop bit 0 = Idle character bit count begins after start bit #### PEN — Parity Enable Bit This read/write bit enables the SCI parity function. (See **Table 18-5**.) When enabled, the parity function inserts a parity bit in the most significant bit position. (See **Figure 18-3**.) Reset clears the PEN bit. 1 = Parity function enabled 0 = Parity function disabled PTY — Parity Bit This read/write bit determines whether the SCI generates and checks for odd parity or even parity. (See **Table 18-5**.) Reset clears the PTY bit. 1 = Odd parity 0 = Even parity **NOTE:** Changing the PTY bit in the middle of a transmission or reception can generate a parity error. **Control Bits Character Format** PEN and Start Data Stop Character М **Parity PTY Bits Bits** Bits Length 1 0 ΩX 8 None 1 10 bits 1 0X 1 9 None 1 11 bits 0 10 1 7 1 10 bits Even 0 11 1 7 Odd 1 10 bits 10 Even 1 1 8 1 11 bits 11 1 Odd 11 bits **Table 18-5. Character Format Selection** #### 18.9.2 SCI Control Register 2 SCI control register 2: - Enables the following CPU interrupt requests: - Enables the SCTE bit to generate transmitter CPU interrupt requests - Enables the TC bit to generate transmitter CPU interrupt requests - Enables the SCRF bit to generate receiver CPU interrupt requests - Enables the IDLE bit to generate receiver CPU interrupt requests - Enables the transmitter - Enables the receiver - Enables SCI wakeup - Transmits SCI break characters Figure 18-10. SCI Control Register 2 (SCC2) #### SCTIE — SCI Transmit Interrupt Enable Bit This read/write bit enables the SCTE bit to generate SCI transmitter CPU interrupt requests. Reset clears the SCTIE bit. - 1 = SCTE enabled to generate CPU interrupt - 0 = SCTE not enabled to generate CPU interrupt #### TCIE — Transmission Complete Interrupt Enable Bit This read/write bit enables the TC bit to generate SCI transmitter CPU interrupt requests. Reset clears the TCIE bit. - 1 = TC enabled to generate CPU interrupt requests - 0 = TC not enabled to generate CPU interrupt requests #### SCRIE — SCI Receive Interrupt Enable Bit This read/write bit enables the SCRF bit to generate SCI receiver CPU interrupt requests. Reset clears the SCRIE bit. - 1 = SCRF enabled to generate CPU interrupt - 0 = SCRF not enabled to generate CPU interrupt #### ILIE — Idle Line Interrupt Enable Bit This read/write bit enables the IDLE bit to generate SCI receiver CPU interrupt requests. Reset clears the ILIE bit. - 1 = IDLE enabled to generate CPU interrupt requests - 0 = IDLE not enabled to generate CPU interrupt requests #### MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### TE — Transmitter Enable Bit Setting this read/write bit begins the transmission by sending a preamble of 10 or 11 logic 1s from the transmit shift register to the PTE0/TxD pin. If software clears the TE bit, the transmitter completes any transmission in progress before the PTE0/TxD returns to the idle condition (logic 1). Clearing and then setting TE during a transmission queues an idle character to be sent after the character currently being transmitted. Reset clears the TE bit. - 1 = Transmitter enabled - 0 = Transmitter disabled **NOTE:** Writing to the TE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1. #### RE — Receiver Enable Bit Setting this read/write bit enables the receiver. Clearing the RE bit disables the receiver but does not affect receiver interrupt flag bits. Reset clears the RE bit. - 1 = Receiver enabled - 0 = Receiver disabled # **NOTE:** Writing to the RE bit is not allowed when the enable SCI bit (ENSCI) is clear. ENSCI is in SCI control register 1. #### RWU — Receiver Wakeup Bit This read/write bit puts the receiver in a standby state during which receiver interrupts are disabled. The WAKE bit in SCC1 determines whether an idle input or an address mark brings the receiver out of the standby state and clears the RWU bit. Reset clears the RWU bit. - 1 = Standby state - 0 = Normal operation #### SBK — Send Break Bit Setting and then clearing this read/write bit transmits a break character followed by a logic 1. The logic 1 after the break character guarantees recognition of a valid start bit. If SBK remains set, the transmitter continuously transmits break characters with no logic 1s between them. Reset clears the SBK bit. - 1 = Transmit break characters - 0 = No break characters being transmitted # **NOTE:** Do not toggle the SBK bit immediately after setting the SCTE bit. Toggling SBK before the preamble begins causes the SCI to send a break character instead of a preamble. #### 18.9.3 SCI Control Register 3 SCI control register 3: - Stores the ninth SCI data bit received and the ninth SCI data bit to be transmitted - Enables these interrupts: - Receiver overrun interrupts - Noise error interrupts - Framing error interrupts - Parity error interrupts Figure 18-11. SCI Control Register 3 (SCC3) #### R8 — Received Bit 8 When the SCI is receiving 9-bit characters, R8 is the read-only ninth bit (bit 8) of the received character. R8 is received at the same time that the SCDR receives the other 8 bits. When the SCI is receiving 8-bit characters, R8 is a copy of the eighth bit (bit 7). Reset has no effect on the R8 bit. #### T8 — Transmitted Bit 8 When the SCI is transmitting 9-bit characters, T8 is the read/write ninth bit (bit 8) of the transmitted character. T8 is loaded into the transmit shift register at the same time that the SCDR is loaded into the transmit shift register. Reset has no effect on the T8 bit. DMARE — DMA Receive Enable Bit #### **CAUTION:** The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance. - 1 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled) - 0 = DMA not enabled to service SCI receiver DMA service requests generated by the SCRF bit (SCI receiver CPU interrupt requests enabled) DMATE — DMA Transfer Enable Bit #### **CAUTION:** The DMA module is not included on this MCU. Writing a logic 1 to DMARE or DMATE may adversely affect MCU performance. - 1 = SCTE DMA service requests enabled; SCTE CPU interrupt requests disabled - 0 = SCTE DMA service requests disabled; SCTE CPU interrupt requests enabled 266 #### ORIE — Receiver Overrun Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the receiver overrun bit, OR. - 1 = SCI error CPU interrupt requests from OR bit enabled - 0 = SCI error CPU interrupt requests from OR bit disabled #### NEIE — Receiver Noise Error Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the noise error bit, NE. Reset clears NEIE. - 1 = SCI error CPU interrupt requests from NE bit enabled - 0 = SCI error CPU interrupt requests from NE bit disabled #### FEIE — Receiver Framing Error Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the framing error bit, FE. Reset clears FEIE. - 1 = SCI error CPU interrupt requests from FE bit enabled - 0 = SCI error CPU interrupt requests from FE bit disabled #### PEIE — Receiver Parity Error Interrupt Enable Bit This read/write bit enables SCI error CPU interrupt requests generated by the parity error bit, PE. (See 18.9.4 SCI Status Register 1.) Reset clears PEIE. - 1 = SCI error CPU interrupt requests from PE bit enabled - 0 = SCI error CPU interrupt requests from PE bit disabled #### 18.9.4 SCI Status Register 1 SCI status register 1 (SCS1) contains flags to signal these conditions: - Transfer of SCDR data to transmit shift register complete - Transmission complete - Transfer of receive shift register data to SCDR complete - Receiver input idle - Receiver overrun - Noisy data - Framing error - Parity error Figure 18-12. SCI Status Register 1 (SCS1) #### SCTE — SCI Transmitter Empty Bit This clearable, read-only bit is set when the SCDR transfers a character to the transmit shift register. SCTE can generate an SCI transmitter CPU interrupt request. When the SCTIE bit in SCC2 is set, SCTE generates an SCI transmitter CPU interrupt request. In normal operation, clear the SCTE bit by reading SCS1 with SCTE set and then writing to SCDR. Reset sets the SCTE bit. - 1 = SCDR data transferred to transmit shift register - 0 = SCDR data not transferred to transmit shift register #### TC — Transmission Complete Bit This read-only bit is set when the SCTE bit is set, and no data, preamble, or break character is being transmitted. TC generates an SCI transmitter CPU interrupt request if the TCIE bit in SCC2 is also set. TC is automatically cleared when data, preamble or break is queued and ready to be sent. There may be up to 1.5 transmitter clocks of latency between queueing data, preamble, and break and the transmission actually starting. Reset sets the TC bit. - 1 = No transmission in progress - 0 = Transmission in progress #### SCRF — SCI Receiver Full Bit This clearable, read-only bit is set when the data in the receive shift register transfers to the SCI data register. SCRF can generate an SCI receiver CPU interrupt request. When the SCRIE bit in SCC2 is set, SCRF generates a CPU interrupt request. In normal operation, clear the SCRF bit by reading SCS1 with SCRF set and then reading the SCDR. Reset clears SCRF. - 1 = Received data available in SCDR - 0 = Data not available in SCDR #### IDLE — Receiver Idle Bit This clearable, read-only bit is set when 10 or 11 consecutive logic 1s appear on the receiver input. IDLE generates an SCI receiver CPU interrupt request if the ILIE bit in SCC2 is also set. Clear the IDLE bit by reading SCS1 with IDLE set and then reading the SCDR. After the receiver is enabled, it must receive a valid character that sets the SCRF bit before an idle condition can set the IDLE bit. Also, after the IDLE bit has been cleared, a valid character must again set the SCRF bit before an idle condition can set the IDLE bit. Reset clears the IDLE bit. - 1 = Receiver input idle - 0 = Receiver input active (or idle since the IDLE bit was cleared) #### OR — Receiver Overrun Bit This clearable, read-only bit is set when software fails to read the SCDR before the receive shift register receives the next character. The OR bit generates an SCI error CPU interrupt request if the ORIE bit in SCC3 is also set. The data in the shift register is lost, but the data already in the SCDR is not affected. Clear the OR bit by reading SCS1 with OR set and then reading the SCDR. Reset clears the OR bit. - 1 = Receive shift register full and SCRF = 1 - 0 = No receiver overrun Software latency may allow an overrun to occur between reads of SCS1 and SCDR in the flag-clearing sequence. **Figure 18-13** shows the normal flag-clearing sequence and an example of an overrun caused by a delayed flag-clearing sequence. The delayed read of SCDR does not clear the OR bit because OR was not set when SCS1 was read. Byte 2 caused the overrun and is lost. The next flag-clearing sequence reads byte 3 in the SCDR instead of byte 2. In applications that are subject to software latency or in which it is important to know which byte is lost due to an overrun, the flag-clearing routine can check the OR bit in a second read of SCS1 after reading the data register. #### NF — Receiver Noise Flag Bit This clearable, read-only bit is set when the SCI detects noise on the PTE1/RxD pin. NF generates an SCI error CPU interrupt request if the NEIE bit in SCC3 is also set. Clear the NF bit by reading SCS1 and then reading the SCDR. Reset clears the NF bit. - 1 = Noise detected - 0 = No noise detected #### FE — Receiver Framing Error Bit This clearable, read-only bit is set when a logic 0 is accepted as the stop bit. FE generates an SCI error CPU interrupt request if the FEIE bit in SCC3 also is set. Clear the FE bit by reading SCS1 with FE set and then reading the SCDR. Reset clears the FE bit. - 1 = Framing error detected - 0 = No framing error detected Figure 18-13. Flag Clearing Sequence #### PE — Receiver Parity Error Bit This clearable, read-only bit is set when the SCI detects a parity error in incoming data. PE generates an SCI error CPU interrupt request if the PEIE bit in SCC3 is also set. Clear the PE bit by reading SCS1 with PE set and then reading the SCDR. Reset clears the PE bit. 1 = Parity error detected 0 = No parity error detected #### 18.9.5 SCI Status Register 2 SCI status register 2 contains flags to signal the following conditions: - Break character detected - Incoming data Figure 18-14. SCI Status Register 2 (SCS2) #### BKF — Break Flag Bit This clearable, read-only bit is set when the SCI detects a break character on the PTE1/RxD pin. In SCS1, the FE and SCRF bits are also set. In 9-bit character transmissions, the R8 bit in SCC3 is cleared. BKF does not generate a CPU interrupt request. Clear BKF by reading SCS2 with BKF set and then reading the SCDR. Once cleared, BKF can become set again only after logic 1s again appear on the PTE1/RxD pin followed by another break character. Reset clears the BKF bit. - 1 = Break character detected - 0 = No break character detected #### RPF — Reception in Progress Flag Bit This read-only bit is set when the receiver detects a logic 0 during the RT1 time period of the start bit search. RPF does not generate an interrupt request. RPF is reset after the receiver detects false start bits (usually from noise or a baud rate mismatch) or when the receiver detects an idle character. Polling RPF before disabling the SCI module or entering stop mode can show whether a reception is in progress. - 1 = Reception in progress - 0 = No reception in progress **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### 18.9.6 SCI Data Register The SCI data register (SCDR) is the buffer between the internal data bus and the receive and transmit shift registers. Reset has no effect on data in the SCI data register. Figure 18-15. SCI Data Register (SCDR) R7/T7-R0/T0 — Receive/Transmit Data Bits Reading the SCDR accesses the read-only received data bits, R7:R0. Writing to the SCDR writes the data to be transmitted, T7:T0. Reset has no effect on the SCDR. **NOTE:** Do not use read/modify/write instructions on the SCI data register. #### 18.9.7 SCI Baud Rate Register The baud rate register (SCBR) selects the baud rate for both the receiver and the transmitter. Figure 18-16. SCI Baud Rate Register (SCBR) SCP1 and SCP0 — SCI Baud Rate Prescaler Bits These read/write bits select the baud rate prescaler divisor as shown in **Table 18-6**. Reset clears SCP1 and SCP0. | SCP1 and SCP0 | Prescaler Divisor (PD) | |---------------|------------------------| | 00 | 1 | | 01 | 3 | | 10 | 4 | | 11 | 13 | Table 18-6. SCI Baud Rate Prescaling SCR2-SCR0 — SCI Baud Rate Select Bits These read/write bits select the SCI baud rate divisor as shown in **Table 18-7**. Reset clears SCR2–SCR0. **Table 18-7. SCI Baud Rate Selection** | SCR2, SCR1, and SCR0 | Baud Rate Divisor (BD) | |----------------------|------------------------| | 000 | 1 | | 001 | 2 | | 010 | 4 | | 011 | 8 | | 100 | 16 | | 101 | 32 | | 110 | 64 | | 111 | 128 | Use this formula to calculate the SCI baud rate: baud rate = $$\frac{SCI \text{ clock source}}{64 \times PD \times BD}$$ #### where: SCI clock source = $f_{BUS}$ or CGMXCLK (selected by SCIBDSRC bit in CONFIG2 register) PD = prescaler divisor BD = baud rate divisor **Table 18-8** shows the SCI baud rates that can be generated with a 4.9152-MHz bus clock when f<sub>BUS</sub> is selected as SCI clock source. **Table 18-8. SCI Baud Rate Selection Examples** | SCP1 and<br>SCP0 | Prescaler<br>Divisor (PD) | SCR2, SCR1,<br>and SCR0 | Baud Rate<br>Divisor (BD) | Baud Rate<br>(f <sub>BUS</sub> = 4.9152 MHz) | | | |------------------|---------------------------|-------------------------|---------------------------|----------------------------------------------|--|--| | 00 | 1 | 000 | 1 | 76,800 | | | | 00 | 1 | 001 | 2 | 38,400 | | | | 00 | 1 | 010 | 4 | 19,200 | | | | 00 | 1 | 011 | 8 | 9600 | | | | 00 | 1 | 100 | 16 | 4800 | | | | 00 | 1 | 101 | 32 | 2400 | | | | 00 | 1 | 110 | 64 | 1200 | | | | 00 | 1 | 111 | 128 | 600 | | | | 01 | 3 | 000 | 1 | 25,600 | | | | 01 | 3 | 001 | 2 | 12,800 | | | | 01 | 3 | 010 | 4 | 6400 | | | | 01 | 3 | 011 | 8 | 3200 | | | | 01 | 3 | 100 | 16 | 1600 | | | | 01 | 3 | 101 | 32 | 800 | | | | 01 | 3 | 110 | 64 | 400 | | | | 01 | 3 | 111 | 128 | 200 | | | | 10 | 4 | 000 | 1 | 19,200 | | | | 10 | 4 | 001 | 2 | 9600 | | | | 10 | 4 | 010 | 4 | 4800 | | | | 10 | 4 | 011 | 8 | 2400 | | | | 10 | 4 | 100 | 16 | 1200 | | | | 10 | 4 | 101 | 32 | 600 | | | | 10 | 4 | 110 | 64 | 300 | | | | 10 | 4 | 111 | 128 | 150 | | | | 11 | 13 | 000 | 1 | 5908 | | | | 11 | 13 | 001 | 2 | 2954 | | | | 11 | 13 | 010 | 4 | 1477 | | | | 11 | 13 | 011 | 8 | 739 | | | | 11 | 13 | 100 | 16 | 369 | | | | 11 | 13 | 101 | 32 | 185 | | | | 11 | 13 | 110 | 64 | 92 | | | | 11 | 13 | 111 | 128 | 46 | | | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 # Section 19. System Integration Module (SIM) # 19.1 Contents | 19.2 Introduction | .278 | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------| | 19.3SIM Bus Clock Control and Generation19.3.1Bus Timing19.3.2Clock Startup from POR or LVI Reset19.3.3Clocks in Stop Mode and Wait Mode | .28 | | 19.4 Reset and System Initialization. 19.4.1 External Pin Reset 19.4.2 Active Resets from Internal Sources | .283 | | 19.4.2.1 Power-On Reset | .286<br>.286<br>.286 | | <ul> <li>19.5 SIM Counter</li></ul> | .287 | | 19.6 Exception Control 19.6.1 Interrupts 19.6.1.1 Hardware Interrupts 19.6.1.2 SWI Instruction 19.6.1.3 Interrupt Status Registers 19.6.2 Reset 19.6.3 Break Interrupts 19.6.4 Status Flag Protection in Break Mode | . 288<br>291<br>292<br>294<br>294 | | 19.7 Low-Power Modes | | MC68HC908GP32•MC68HC08GP32 — Rev. 6 # System Integration Module (SIM) | 19.7.1 | Wait Mode | <br>295 | |--------|---------------------------------|---------| | 19.7.2 | Stop Mode | <br>297 | | 19.8 S | IM Registers | <br>298 | | 19.8.1 | SIM Break Status Register | <br>298 | | 19.8.2 | SIM Reset Status Register | <br>300 | | 19.8.3 | SIM Break Flag Control Register | <br>301 | #### 19.2 Introduction This section describes the system integration module (SIM). Together with the CPU, the SIM controls all MCU activities. A block diagram of the SIM is shown in **Figure 19-1**. **Table 19-1** is a summary of the SIM input/output (I/O) registers. The SIM is a system state controller that coordinates CPU and exception timing. The SIM is responsible for: - Bus clock generation and control for CPU and peripherals: - Stop/wait/reset/break entry and recovery - Internal clock control - Master reset control, including power-on reset (POR) and COP timeout - Interrupt control: - Acknowledge timing - Arbitration control timing - Vector address generation - CPU enable/disable timing - Modular architecture expandable to 128 interrupt sources **Table 19-1** shows the internal signal names used in this section. Figure 19-1. SIM Block Diagram **Table 19-1. Signal Name Conventions** | Signal Name | Description | |-------------|------------------------------------------------------------------------------------------| | CGMXCLK | Buffered version of OSC1 from clock generator module (CGM) | | CGMVCLK | PLL output | | CGMOUT | PLL-based or OSC1-based clock output from CGM module (Bus clock = CGMOUT divided by two) | | IAB | Internal address bus | | IDB | Internal data bus | | PORRST | Signal from the power-on reset module to the SIM | | IRST | Internal reset signal | | R/W | Read/write signal | MC68HC908GP32•MC68HC08GP32 — Rev. 6 # System Integration Module (SIM) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | |-----------------|-------------------------------------------|--------|-------|------------|--------|------|------|--------|------|-------| | | 0.115 | Read: | R | R | R | R | R | R | SBSW | R | | \$FE00 | SIM Break Status Register (SBSR) | Write: | 11 | | | | | 11 | Note | 11 | | | | Reset: | | | | | | | 0 | | | Note: W | riting a logic 0 clears SBSW | l | | | | | | | | | | | 0.14.5 | Read: | POR | PIN | COP | ILOP | ILAD | MODRST | LVI | 0 | | \$FE01 | SIM Reset Status Register (SRSR) | Write: | | | | | | | | | | | | POR: | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | SIM Upper Byte Address | Read: | R | R | R | R | R | R | R | R | | \$FE02 | Register<br>(SUBAR) | Write: | | | | | | | | | | | (SODAII) | Reset: | | | | | | | | | | | SIM Break Flag Control | Read: | BCFE | R | R | R | R | R | R | R | | \$FE03 Register | Register<br>(SBFCR) | L | | | | | | | | | | | (ODI OTI) | Reset: | 0 | | | 1 | 1 | 1 1 | | | | | | Read: | IF6 | IF5 | IF4 | IF3 | IF2 | IF1 | 0 | 0 | | \$FE04 | \$FE04 Interrupt Status Register 1 (INT1) | Write: | R | R | R | R | R | R | R | R | | | | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | IF14 | IF13 | IF12 | IF11 | IF10 | IF9 | IF8 | IF7 | | \$FE05 | Interrupt Status Register 2 (INT2) | Write: | R | R | R | R | R | R | R | R | | | , | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Read: | 0 | 0 | 0 | 0 | 0 | 0 | IF16 | IF15 | | \$FE06 | Interrupt Status Register 3 (INT3) | Write: | R | R | R | R | R | R | R | R | | | , -, | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | = Unimplen | nented | | | | | | | | | ` | | | | _ | | | | | Figure 19-2. SIM I/O Register Summary #### 19.3 SIM Bus Clock Control and Generation The bus clock generator provides system clock signals for the CPU and peripherals on the MCU. The system clocks are generated from an incoming clock, CGMOUT, as shown in **Figure 19-3**. This clock can come from either an external oscillator or from the on-chip PLL. (See Section 7. Clock Generator Module (CGMC).) Figure 19-3. CGM Clock Signals #### 19.3.1 Bus Timing In user mode, the internal bus frequency is either the crystal oscillator output (CGMXCLK) divided by four or the PLL output (CGMVCLK) divided by four. #### 19.3.2 Clock Startup from POR or LVI Reset When the power-on reset module or the low-voltage inhibit module generates a reset, the clocks to the CPU and peripherals are inactive MC68HC908GP32•MC68HC08GP32 — Rev. 6 # System Integration Module (SIM) and held in an inactive phase until after the 4096 CGMXCLK cycle POR timeout has completed. The $\overline{RST}$ pin is driven low by the SIM during this entire period. The IBUS clocks start upon completion of the timeout. #### 19.3.3 Clocks in Stop Mode and Wait Mode Upon exit from stop mode by an interrupt, break, or reset, the SIM allows CGMXCLK to clock the SIM counter. The CPU and peripheral clocks do not become active until after the stop delay timeout. This timeout is selectable as 4096 or 32 CGMXCLK cycles. (See 19.7.2 Stop Mode.) In wait mode, the CPU clocks are inactive. The SIM also produces two sets of clocks for other modules. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. # 19.4 Reset and System Initialization The MCU has these reset sources: - Power-on reset module (POR) - External reset pin (RST) - Computer operating properly module (COP) - Low-voltage inhibit module (LVI) - Illegal opcode - Illegal address All of these resets produce the vector \$FFFE:\$FFFF (\$FEFE:\$FEFF in monitor mode) and assert the internal reset signal (IRST). IRST causes all registers to be returned to their default values and all modules to be returned to their reset states. An internal reset clears the SIM counter (see 19.5 SIM Counter), but an external reset does not. Each of the resets sets a corresponding bit in the SIM reset status register (SRSR). (See 19.8 SIM Registers.) #### 19.4.1 External Pin Reset The RST pin circuit includes an internal pullup device. Pulling the asynchronous RST pin low halts all processing. The PIN bit of the SIM reset status register (SRSR) is set as long as RST is held low for a minimum of 67 CGMXCLK cycles, assuming that neither the POR nor the LVI was the source of the reset. See Table 19-2 for details. Figure 19-4 shows the relative timing. **Table 19-2. PIN Bit Set Timing** | Reset Type | Number of Cycles Required to Set PIN | | | | | |------------|--------------------------------------|--|--|--|--| | POR/LVI | 4163 (4096 + 64 + 3) | | | | | | All others | 67 (64 + 3) | | | | | Figure 19-4. External Reset Timing #### 19.4.2 Active Resets from Internal Sources All internal reset sources actively pull the $\overline{RST}$ pin low for 32 CGMXCLK cycles to allow resetting of external peripherals. The internal reset signal IRST continues to be asserted for an additional 32 cycles. See **Figure 19-5**. An internal reset can be caused by an illegal address, illegal opcode, COP timeout, LVI, or POR. (See **Figure 19-6**.) **NOTE:** For LVI or POR resets, the SIM cycles through 4096 + 32 CGMXCLK cycles during which the SIM forces the $\overline{RST}$ pin low. The internal reset signal then follows the sequence from the falling edge of $\overline{RST}$ shown in Figure 19-5. Figure 19-5. Internal Reset Timing The COP reset is asynchronous to the bus clock. Figure 19-6. Sources of Internal Reset The active reset feature allows the part to issue a reset to peripherals and other chips within a system built around the MCU. #### 19.4.2.1 Power-On Reset When power is first applied to the MCU, the power-on reset module (POR) generates a pulse to indicate that power-on has occurred. The external reset pin (RST) is held low while the SIM counter counts out 4096 + 32 CGMXCLK cycles. Thirty-two CGMXCLK cycles later, the CPU and memories are released from reset to allow the reset vector sequence to occur. At power-on, these events occur: - A POR pulse is generated. - The internal reset signal is asserted. - The SIM enables CGMOUT. - Internal clocks to the CPU and modules are held inactive for 4096 CGMXCLK cycles to allow stabilization of the oscillator. - The RST pin is driven low during the oscillator stabilization time. - The POR bit of the SIM reset status register (SRSR) is set and all other bits in the register are cleared. Figure 19-7. POR Recovery # System Integration Module (SIM) #### 19.4.2.2 Computer Operating Properly (COP) Reset An input to the SIM is reserved for the COP reset signal. The overflow of the COP counter causes an internal reset and sets the COP bit in the SIM reset status register (SRSR). The SIM actively pulls down the RST pin for all internal reset sources. To prevent a COP module timeout, write any value to location \$FFFF. Writing to location \$FFFF clears the COP counter and bits 12 through 5 of the SIM counter. The SIM counter output, which occurs at least every $2^{13} - 2^4$ CGMXCLK cycles, drives the COP counter. The COP should be serviced as soon as possible out of reset to guarantee the maximum amount of time before the first timeout. The COP module is disabled if the $\overline{RST}$ pin or the $\overline{IRQ}$ pin is held at $V_{TST}$ while the MCU is in monitor mode. The COP module can be disabled only through combinational logic conditioned with the high voltage signal on the $\overline{RST}$ or the $\overline{IRQ}$ pin. This prevents the COP from becoming disabled as a result of external noise. During a break state, $V_{TST}$ on the $\overline{RST}$ pin disables the COP module. #### 19.4.2.3 Illegal Opcode Reset The SIM decodes signals from the CPU to detect illegal instructions. An illegal instruction sets the ILOP bit in the SIM reset status register (SRSR) and causes a reset. If the stop enable bit, STOP, in the mask option register is logic 0, the SIM treats the STOP instruction as an illegal opcode and causes an illegal opcode reset. The SIM actively pulls down the $\overline{\text{RST}}$ pin for all internal reset sources. # 19.4.2.4 Illegal Address Reset An opcode fetch from an unmapped address generates an illegal address reset. The SIM verifies that the CPU is fetching an opcode prior to asserting the ILAD bit in the SIM reset status register (SRSR) and resetting the MCU. A data fetch from an unmapped address does not generate a reset. The SIM actively pulls down the RST pin for all internal reset sources. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### 19.4.2.5 Low-Voltage Inhibit (LVI) Reset The low-voltage inhibit module (LVI) asserts its output to the SIM when the $V_{DD}$ voltage falls to the LVI<sub>TRIPF</sub> voltage. The LVI bit in the SIM reset status register (SRSR) is set, and the external reset pin (RST) is held low while the SIM counter counts out 4096 + 32 CGMXCLK cycles. Thirty-two CGMXCLK cycles later, the CPU is released from reset to allow the reset vector sequence to occur. The SIM actively pulls down the RST pin for all internal reset sources. #### 19.4.2.6 Monitor Mode Entry Module Reset (MODRST) The monitor mode entry module reset (MODRST) asserts its output to the SIM when monitor mode is entered in the condition where the reset vectors are blank (\$FF). (See **15.4.1 Entering Monitor Mode**.) When MODRST gets asserted, an internal reset occurs. The SIM actively pulls down the RST pin for all internal reset sources. #### 19.5 SIM Counter The SIM counter is used by the power-on reset module (POR) and in stop mode recovery to allow the oscillator time to stabilize before enabling the internal bus (IBUS) clocks. The SIM counter also serves as a prescaler for the computer operating properly module (COP). The SIM counter overflow supplies the clock for the COP module. The SIM counter is 13 bits long and is clocked by the falling edge of CGMXCLK. #### 19.5.1 SIM Counter During Power-On Reset The power-on reset module (POR) detects power applied to the MCU. At power-on, the POR circuit asserts the signal PORRST. Once the SIM is initialized, it enables the clock generation module (CGM) to drive the bus clock state machine. #### 19.5.2 SIM Counter During Stop Mode Recovery The SIM counter also is used for stop mode recovery. The STOP instruction clears the SIM counter. After an interrupt, break, or reset, the SIM senses the state of the short stop recovery bit, SSREC, in the mask option register. If the SSREC bit is a logic 1, then the stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32 CGMXCLK cycles. This is ideal for applications using canned oscillators that do not require long startup times from stop mode. External crystal applications should use the full stop recovery time, that is, with SSREC cleared. #### 19.5.3 SIM Counter and Reset States External reset has no effect on the SIM counter. (See 19.7.2 Stop Mode for details.) The SIM counter is free-running after all reset states. (See 19.4.2 Active Resets from Internal Sources for counter control and internal reset recovery sequences.) # 19.6 Exception Control Normal, sequential program execution can be changed in three different ways: - Interrupts: - Maskable hardware CPU interrupts - Non-maskable software interrupt instruction (SWI) - Reset - Break interrupts #### 19.6.1 Interrupts At the beginning of an interrupt, the CPU saves the CPU register contents on the stack and sets the interrupt mask (I bit) to prevent additional interrupts. At the end of an interrupt, the RTI instruction recovers the CPU register contents from the stack so that normal processing can resume. **Figure 19-8** shows interrupt entry timing. **Figure 19-9** shows interrupt recovery timing. Interrupts are latched, and arbitration is performed in the SIM at the start of interrupt processing. The arbitration result is a constant that the CPU uses to determine which vector to fetch. Once an interrupt is latched by the SIM, no other interrupt can take precedence, regardless of priority, until the latched interrupt is serviced (or the I bit is cleared). (See Figure 19-10.) Figure 19-8. Interrupt Entry Timing Figure 19-9. Interrupt Recovery Timing Figure 19-10. Interrupt Processing #### 19.6.1.1 Hardware Interrupts A hardware interrupt does not stop the current instruction. Processing of a hardware interrupt begins after completion of the current instruction. When the current instruction is complete, the SIM checks all pending hardware interrupts. If interrupts are not masked (I bit clear in the condition code register) and if the corresponding interrupt enable bit is set, the SIM proceeds with interrupt processing; otherwise, the next instruction is fetched and executed. If more than one interrupt is pending at the end of an instruction execution, the highest priority interrupt is serviced first. **Figure 19-11** demonstrates what happens when two interrupts are pending. If an interrupt is pending upon exit from the original interrupt service routine, the pending interrupt is serviced before the LDA instruction is executed. Figure 19-11. Interrupt Recognition Example The LDA opcode is prefetched by both the INT1 and INT2 RTI instructions. However, in the case of the INT1 RTI prefetch, this is a redundant operation. NOTE: To maintain compatibility with the M6805 Family, the H register is not pushed on the stack during interrupt entry. If the interrupt service routine modifies the H register or uses the indexed addressing mode, software should save the H register and then restore it prior to exiting the routine. MC68HC908GP32•MC68HC08GP32 — Rev. 6 # System Integration Module (SIM) #### 19.6.1.2 SWI Instruction The SWI instruction is a non-maskable instruction that causes an interrupt regardless of the state of the interrupt mask (I bit) in the condition code register. **NOTE:** A software interrupt pushes PC onto the stack. A software interrupt does not push PC - 1, as a hardware interrupt does. #### 19.6.1.3 Interrupt Status Registers The flags in the interrupt status registers identify maskable interrupt sources. **Table 19-3** summarizes the interrupt sources and the interrupt status register flags that they set. The interrupt status registers can be useful for debugging. **Table 19-3. Interrupt Sources** | Priority | Interrupt Source | Interrupt Status<br>Register Flag | | | |--------------------|-------------------------|-----------------------------------|--|--| | Highest | Reset | _ | | | | <b>A</b> | SWI instruction | _ | | | | | ĪRQ pin | IF1 | | | | | PLL | IF2 | | | | | TIM1 channel 0 | IF3 | | | | | TIM1 channel 1 | IF4 | | | | | TIM1 overflow | IF5 | | | | | TIM2 channel 0 | IF6 | | | | | TIM2 channel 1 | IF7 | | | | | TIM2 overflow | IF8 | | | | | SPI receiver full | IF9 | | | | | SPI transmitter empty | IF10 | | | | | SCI receive error | IF11 | | | | | SCI receive | IF12 | | | | | SCI transmit | IF13 | | | | | Keyboard | IF14 | | | | <b>\rightarrow</b> | ADC conversion complete | IF15 | | | | Lowest | Timebase module | IF16 | | | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 # Interrupt Status Register 1 Figure 19-12. Interrupt Status Register 1 (INT1) IF6-IF1 — Interrupt Flags 1-6 These flags indicate the presence of interrupt requests from the sources shown in **Table 19-3**. 1 = Interrupt request present 0 = No interrupt request present Bit 0 and Bit 1 — Always read 0 # Interrupt Status Register 2 Figure 19-13. Interrupt Status Register 2 (INT2) IF14–IF7 — Interrupt Flags 14–7 These flags indicate the presence of interrupt requests from the sources shown in **Table 19-3**. 1 = Interrupt request present 0 = No interrupt request present # System Integration Module (SIM) Interrupt Status Register 3 Figure 19-14. Interrupt Status Register 3 (INT3) Bits 7–2 — Always read 0 IF16-IF15 — Interrupt Flags 16-15 These flags indicate the presence of an interrupt request from the source shown in **Table 19-3**. 1 = Interrupt request present 0 = No interrupt request present #### 19.6.2 Reset All reset sources always have equal and highest priority and cannot be arbitrated. #### 19.6.3 Break Interrupts The break module can stop normal program flow at a software-programmable break point by asserting its break interrupt output. (See Section 22. Timer Interface Module (TIM).) The SIM puts the CPU into the break state by forcing it to the SWI vector location. Refer to the break interrupt subsection of each module to see how each module is affected by the break state. #### 19.6.4 Status Flag Protection in Break Mode The SIM controls whether status flags contained in other modules can be cleared during break mode. The user can select whether flags are protected from being cleared by properly initializing the break clear flag enable bit (BCFE) in the SIM break flag control register (SBFCR). Protecting flags in break mode ensures that set flags will not be cleared while in break mode. This protection allows registers to be freely read and written during break mode without losing status flag information. Setting the BCFE bit enables the clearing mechanisms. Once cleared in break mode, a flag remains cleared even when break mode is exited. Status flags with a 2-step clearing mechanism — for example, a read of one register followed by the read or write of another — are protected, even when the first step is accomplished prior to entering break mode. Upon leaving break mode, execution of the second step will clear the flag as normal. #### 19.7 Low-Power Modes Executing the WAIT or STOP instruction puts the MCU in a low power-consumption mode for standby situations. The SIM holds the CPU in a non-clocked state. The operation of each of these modes is described in the following subsections. Both STOP and WAIT clear the interrupt mask (I) in the condition code register, allowing interrupts to occur. #### 19.7.1 Wait Mode In wait mode, the CPU clocks are inactive while the peripheral clocks continue to run. **Figure 19-15** shows the timing for wait mode entry. A module that is active during wait mode can wake up the CPU with an interrupt if the interrupt is enabled. Stacking for the interrupt begins one cycle after the WAIT instruction during which the interrupt occurred. In wait mode, the CPU clocks are inactive. Refer to the wait mode subsection of each module to see if the module is active or inactive in wait mode. Some modules can be programmed to be active in wait mode. MC68HC908GP32•MC68HC08GP32 — Rev. 6 Wait mode also can be exited by a reset or break. A break interrupt during wait mode sets the SIM break stop/wait bit, SBSW, in the SIM break status register (SBSR). If the COP disable bit, COPD, in the mask option register is logic 0, then the computer operating properly module (COP) is enabled and remains active in wait mode. Note: Previous data can be operand data or the WAIT opcode, depending on the last instruction. Figure 19-15. Wait Mode Entry Timing Figure 19-16 and Figure 19-17 show the timing for WAIT recovery. Note: EXITSTOPWAIT = $\overline{RST}$ pin, CPU interrupt, or break interrupt Figure 19-16. Wait Recovery from Interrupt or Break Figure 19-17. Wait Recovery from Internal Reset #### 19.7.2 Stop Mode In stop mode, the SIM counter is reset and the system clocks are disabled. An interrupt request from a module can cause an exit from stop mode. Stacking for interrupts begins after the selected stop recovery time has elapsed. Reset or break also causes an exit from stop mode. The SIM disables the clock generator module outputs (CGMOUT and CGMXCLK) in stop mode, stopping the CPU and peripherals. Stop recovery time is selectable using the SSREC bit in the mask option register (MOR). If SSREC is set, stop recovery is reduced from the normal delay of 4096 CGMXCLK cycles down to 32. This is ideal for applications using canned oscillators that do not require long startup times from stop mode. **NOTE:** External crystal applications should use the full stop recovery time by clearing the SSREC bit. A break interrupt during stop mode sets the SIM break stop/wait bit (SBSW) in the SIM break status register (SBSR). The SIM counter is held in reset from the execution of the STOP instruction until the beginning of stop recovery. It is then used to time the recovery period. **Figure 19-18** shows stop mode entry timing. **NOTE:** To minimize stop current, all pins configured as inputs should be driven to a logic 1 or logic 0. Note: Previous data can be operand data or the STOP opcode, depending on the last instruction. Figure 19-18. Stop Mode Entry Timing MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 19-19. Stop Mode Recovery from Interrupt or Break # 19.8 SIM Registers The SIM has three memory-mapped registers. **Table 19-4** shows the mapping of these registers. Address Register Access Mode \$FE00 SBSR User \$FE01 SRSR User \$FE03 SBFCR User **Table 19-4. SIM Registers** # 19.8.1 SIM Break Status Register The SIM break status register (SBSR) contains a flag to indicate that a break caused an exit from stop mode or wait mode. Note: Writing a logic 0 clears SBSW. Figure 19-20. SIM Break Status Register (SBSR) **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### SBSW — SIM Break Stop/Wait This status bit is useful in applications requiring a return to wait or stop mode after exiting from a break interrupt. Clear SBSW by writing a logic 0 to it. Reset clears SBSW. - 1 = Stop mode or wait mode was exited by break interrupt. - 0 = Stop mode or wait mode was not exited by break interrupt. SBSW can be read within the break state SWI routine. The user can modify the return address on the stack by subtracting one from it. The following code is an example of this. Writing 0 to the SBSW bit clears it. ``` ; This code works if the H register has been pushed onto the stack in the break ; service routine software. This code should be executed at the end of the break ; service routine software. HIBYTE EQU 5 LOBYTE EOU 6 If not SBSW, do RTI BRCLR SBSW, SBSR, RETURN ; See if wait mode or stop mode was exited by ; break. TST LOBYTE, SP ; If RETURNLO is not zero, BNE DOLO ; then just decrement low byte. ; Else deal with high byte, too. DEC HIBYTE, SP DOLO DEC LOBYTE, SP ; Point to WAIT/STOP opcode. RETURN PULH ; Restore H register. RTI ``` #### 19.8.2 SIM Reset Status Register This register contains six flags that show the source of the last reset provided all previous reset status bits have been cleared. Clear the SIM reset status register by reading it. A power-on reset sets the POR bit and clears all other bits in the register. Figure 19-21. SIM Reset Status Register (SRSR) POR — Power-On Reset Bit 1 = Last reset caused by POR circuit 0 = Read of SRSR PIN — External Reset Bit 1 = Last reset caused by external reset pin (RST) 0 = POR or read of SRSR COP — Computer Operating Properly Reset Bit 1 = Last reset caused by COP counter 0 = POR or read of SRSR ILOP — Illegal Opcode Reset Bit 1 = Last reset caused by an illegal opcode 0 = POR or read of SRSR ILAD — Illegal Address Reset Bit (opcode fetches only) 1 = Last reset caused by an opcode fetch from an illegal address 0 = POR or read of SRSR MODRST — Monitor Mode Entry Module Reset Bit 1 = Last reset caused by monitor mode entry when vector locations FFFE and FFFF are FFF after POR while $\overline{IRQ} = V_{DD}$ 0 = POR or read of SRSR LVI — Low-Voltage Inhibit Reset Bit 1 = Last reset caused by the LVI circuit 0 = POR or read of SRSR #### 19.8.3 SIM Break Flag Control Register The SIM break control register contains a bit that enables software to clear status bits while the MCU is in a break state. Figure 19-22. SIM Break Flag Control Register (SBFCR) #### BCFE — Break Clear Flag Enable Bit This read/write bit enables software to clear status bits by accessing status registers while the MCU is in a break state. To clear status bits during the break state, the BCFE bit must be set. 1 = Status bits clearable during break 0 = Status bits not clearable during break # Section 20. Serial Peripheral Interface Module (SPI) ## 20.1 Contents | 20.2 Introduction | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20.3 Features | | 20.4 Pin Name Conventions and I/O Register Addresses 305 | | 20.5 Functional Description .305 20.5.1 Master Mode .307 20.5.2 Slave Mode .308 | | 20.6Transmission Formats.30920.6.1Clock Phase and Polarity Controls.30920.6.2Transmission Format When CPHA = 0.31020.6.3Transmission Format When CPHA = 1.31220.6.4Transmission Initiation Latency.313 | | 20.7 Queuing Transmission Data | | 20.8 Error Conditions .316 20.8.1 Overflow Error .316 20.8.2 Mode Fault Error .318 | | 20.9 Interrupts320 | | 20.10 Resetting the SPI | | 20.11 Low-Power Modes .323 20.11.1 Wait Mode .323 20.11.2 Stop Mode .323 | | 20.12 SPI During Break Interrupts | | 20.13 I/O Signals .324 20.13.1 MISO (Master In/Slave Out) .325 20.13.2 MOSI (Master Out/Slave In) .325 | | | | 20.13.3 | SPSCK (Serial Clock) | 326 | |-----------|---------------------------------|-----| | 20.13.4 | SS (Slave Select) | 326 | | 20.13.5 | CGND (Clock Ground) | 327 | | 20.14 1/0 | O Registers | 328 | | 20.14.1 | SPI Control Register | 328 | | 20.14.2 | SPI Status and Control Register | 330 | | 20.14.3 | SPI Data Register | 333 | #### 20.2 Introduction This section describes the serial peripheral interface (SPI) module, which allows full-duplex, synchronous, serial communications with peripheral devices. #### 20.3 Features Features of the SPI module include: - Full-duplex operation - Master and slave modes - Double-buffered operation with separate transmit and receive registers - Four master mode frequencies (maximum = bus frequency ÷ 2) - Maximum slave mode frequency = bus frequency - Serial clock with programmable polarity and phase - Two separately enabled interrupts: - SPRF (SPI receiver full) - SPTE (SPI transmitter empty) - Mode fault error flag with CPU interrupt capability - Overflow error flag with CPU interrupt capability - Programmable wired-OR mode - I<sup>2</sup>C (inter-integrated circuit) compatibility - I/O (input/output) port bit(s) software configurable with pullup device(s) if configured as input port bit(s) **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 #### 20.4 Pin Name Conventions The text that follows describes the SPI. The SPI I/O pin names are SS (slave select), SPSCK (SPI serial clock), CGND (clock ground), MOSI (master out slave in), and MISO (master in/slave out). The SPI shares four I/O pins with four parallel I/O ports. The full names of the SPI I/O pins are shown in **Table 20-1**. The generic pin names appear in the text that follows. Table 20-1. Pin Name Conventions | SPI Generic<br>Pin Names: | | MISO | MOSI | SS | SPSCK | CGND | |---------------------------|-----|-----------|-----------|---------|------------|----------| | Full SPI<br>Pin Names: | SPI | PTD1/MISO | PTD2/MOSI | PTD0/SS | PTD3/SPSCK | $V_{SS}$ | # 20.5 Functional Description **Figure 20-1** summarizes the SPI I/O registers and **Figure 20-2** shows the structure of the SPI module. Figure 20-1. SPI I/O Register Summary Figure 20-2. SPI Module Block Diagram The SPI module allows full-duplex, synchronous, serial communication between the MCU and peripheral devices, including other MCUs. Software can poll the SPI status flags or SPI operation can be interrupt-driven. If a port bit is configured for input, then an internal pullup device may be enabled for that port bit. (See 16.5.3 Port C Input Pullup Enable Register.) **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 The following paragraphs describe the operation of the SPI module. #### 20.5.1 Master Mode The SPI operates in master mode when the SPI master bit, SPMSTR, is set. #### **NOTE:** Configure the SPI modules as master or slave before enabling them. Enable the master SPI before enabling the slave SPI. Disable the slave SPI before disabling the master SPI. (See 20.14.1 SPI Control Register.) Only a master SPI module can initiate transmissions. Software begins the transmission from a master SPI module by writing to the transmit data register. If the shift register is empty, the byte immediately transfers to the shift register, setting the SPI transmitter empty bit, SPTE. The byte begins shifting out on the MOSI pin under the control of the serial clock. (See Figure 20-3.) Figure 20-3. Full-Duplex Master-Slave Connections The SPR1 and SPR0 bits control the baud rate generator and determine the speed of the shift register. (See 20.14.2 SPI Status and Control Register.) Through the SPSCK pin, the baud rate generator of the master also controls the shift register of the slave peripheral. As the byte shifts out on the MOSI pin of the master, another byte shifts in from the slave on the master's MISO pin. The transmission ends when the receiver full bit, SPRF, becomes set. At the same time that SPRF becomes set, the byte from the slave transfers to the receive data register. In normal operation, SPRF signals the end of a transmission. Software clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Writing to the SPI data register clears the SPTE bit. #### 20.5.2 Slave Mode The SPI operates in slave mode when the SPMSTR bit is clear. In slave mode, the SPSCK pin is the input for the serial clock from the master MCU. Before a data transmission occurs, the SS pin of the slave SPI must be at logic 0. SS must remain low until the transmission is complete. (See 20.8.2 Mode Fault Error.) In a slave SPI module, data enters the shift register under the control of the serial clock from the master SPI module. After a byte enters the shift register of a slave SPI, it transfers to the receive data register, and the SPRF bit is set. To prevent an overflow condition, slave software then must read the receive data register before another full byte enters the shift register. The maximum frequency of the SPSCK for an SPI configured as a slave is the bus clock speed (which is twice as fast as the fastest master SPSCK clock that can be generated). The frequency of the SPSCK for an SPI configured as a slave does not have to correspond to any SPI baud rate. The baud rate only controls the speed of the SPSCK generated by an SPI configured as a master. Therefore, the frequency of the SPSCK for an SPI configured as a slave can be any frequency less than or equal to the bus speed. When the master SPI starts a transmission, the data in the slave shift register begins shifting out on the MISO pin. The slave can load its shift register with a new byte for the next transmission by writing to its transmit data register. The slave must write to its transmit data register at least one bus cycle before the master starts the next transmission. Otherwise, the byte already in the slave shift register shifts out on the MISO pin. Data written to the slave shift register during a transmission remains in a buffer until the end of the transmission. When the clock phase bit (CPHA) is set, the first edge of SPSCK starts a transmission. When CPHA is clear, the falling edge of SS starts a transmission. (See 20.6 Transmission Formats.) **NOTE:** SPSCK must be in the proper idle state before the slave is enabled to prevent SPSCK from appearing as a clock edge. #### 20.6 Transmission Formats During an SPI transmission, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock synchronizes shifting and sampling on the two serial data lines. A slave select line allows selection of an individual slave SPI device; slave devices that are not selected do not interfere with SPI bus activities. On a master SPI device, the slave select line can optionally be used to indicate multiple-master bus contention. ## 20.6.1 Clock Phase and Polarity Controls Software can select any of four combinations of serial clock (SPSCK) phase and polarity using two bits in the SPI control register (SPCR). The clock polarity is specified by the CPOL control bit, which selects an active high or low clock and has no significant effect on the transmission format. The clock phase (CPHA) control bit selects one of two fundamentally different transmission formats. The clock phase and polarity should be identical for the master SPI device and the communicating slave device. In some cases, the phase and polarity are changed between transmissions to allow a master device to communicate with peripheral slaves having different requirements. **NOTE:** Before writing to the CPOL bit or the CPHA bit, disable the SPI by clearing the SPI enable bit (SPE). #### 20.6.2 Transmission Format When CPHA = 0 Figure 20-4 shows an SPI transmission in which CPHA is logic 0. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK: one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The SS line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input $(\overline{SS})$ is at logic 0, so that only the selected slave drives to the master. The SS pin of the master is not shown but is assumed to be inactive. The $\overline{SS}$ pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 20.8.2 Mode Fault Error.) When CPHA = 0, the first SPSCK edge is the MSB capture strobe. Therefore, the slave must begin driving its data before the first SPSCK edge, and a falling edge on the $\overline{SS}$ pin is used to start the slave data transmission. The slave's SS pin must be toggled back to high and then low again between each byte transmitted as shown in Figure 20-5. Figure 20-4. Transmission Format (CPHA = 0) Figure 20-5. CPHA/SS Timing When CPHA = 0 for a slave, the falling edge of $\overline{SS}$ indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the falling edge of $\overline{SS}$ . Any data written after the falling edge is stored in the transmit data register and transferred to the shift register after the current transmission. #### 20.6.3 Transmission Format When CPHA = 1 Figure 20-6 shows an SPI transmission in which CPHA is logic 1. The figure should not be used as a replacement for data sheet parametric information. Two waveforms are shown for SPSCK; one for CPOL = 0 and another for CPOL = 1. The diagram may be interpreted as a master or slave timing diagram since the serial clock (SPSCK), master in/slave out (MISO), and master out/slave in (MOSI) pins are directly connected between the master and the slave. The MISO signal is the output from the slave, and the MOSI signal is the output from the master. The SS line is the slave select input to the slave. The slave SPI drives its MISO output only when its slave select input ( $\overline{SS}$ ) is at logic 0, so that only the selected slave drives to the master. The SS pin of the master is not shown but is assumed to be inactive. The SS pin of the master must be high or must be reconfigured as general-purpose I/O not affecting the SPI. (See 20.8.2 Mode Fault Error.) When CPHA = 1, the master begins driving its MOSI pin on the first SPSCK edge. Therefore, the slave uses the first SPSCK edge as a start transmission signal. The SS pin can remain low between transmissions. This format may be preferable in systems having only one master and only one slave driving the MISO data line. Figure 20-6. Transmission Format (CPHA = 1) When CPHA = 1 for a slave, the first edge of the SPSCK indicates the beginning of the transmission. This causes the SPI to leave its idle state and begin driving the MISO pin with the MSB of its data. Once the transmission begins, no new data is allowed into the shift register from the transmit data register. Therefore, the SPI data register of the slave must be loaded with transmit data before the first edge of SPSCK. Any data written after the first edge is stored in the transmit data register and transferred to the shift register after the current transmission. ### 20.6.4 Transmission Initiation Latency When the SPI is configured as a master (SPMSTR = 1), writing to the SPDR starts a transmission. CPHA has no effect on the delay to the start of the transmission, but it does affect the initial state of the SPSCK signal. When CPHA = 0, the SPSCK signal remains inactive for the first half of the first SPSCK cycle. When CPHA = 1, the first SPSCK cycle begins with an edge on the SPSCK line from its inactive to its active level. The SPI clock rate (selected by SPR1:SPR0) affects the delay from the write to SPDR and the start of the SPI transmission. (See Figure 20-7.) The internal SPI clock in the master is a free-running derivative of the internal MCU clock. To conserve power, it is enabled only when both the SPE and SPMSTR bits are set. SPSCK edges occur halfway through the low time of the internal MCU clock. Since the SPI clock is free-running, it is uncertain where the write to the SPDR occurs relative to the slower SPSCK. This uncertainty causes the variation in the initiation delay shown in Figure 20-7. This delay is no longer than a single SPI bit time. That is, the maximum delay is two MCU bus cycles for DIV2, eight MCU bus cycles for DIV8, 32 MCU bus cycles for DIV32, and 128 MCU bus cycles for DIV128. Figure 20-7. Transmission Start Delay (Master) # 20.7 Queuing Transmission Data The double-buffered transmit data register allows a data byte to be queued and transmitted. For an SPI configured as a master, a queued data byte is transmitted immediately after the previous transmission has completed. The SPI transmitter empty flag (SPTE) indicates when the transmit data buffer is ready to accept new data. Write to the transmit data register only when the SPTE bit is high. **Figure 20-8** shows the timing associated with doing back-to-back transmissions with the SPI (SPSCK has CPHA: CPOL = 1:0). - (1) CPU WRITES BYTE 1 TO SPDR, CLEARING SPTE BIT. - (2) BYTE 1 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - ③ CPU WRITES BYTE 2 TO SPDR, QUEUEING BYTE 2 AND CLEARING SPTE BIT. - FIRST INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT. - (5) BYTE 2 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (6) CPU READS SPSCR WITH SPRF BIT SET. - (7) CPU READS SPDR, CLEARING SPRF BIT. - 8 CPU WRITES BYTE 3 TO SPDR, QUEUEING BYTE 3 AND CLEARING SPTE BIT. - SECOND INCOMING BYTE TRANSFERS FROM SHIFT REGISTER TO RECEIVE DATA REGISTER, SETTING SPRF BIT. - (10) BYTE 3 TRANSFERS FROM TRANSMIT DATA REGISTER TO SHIFT REGISTER, SETTING SPTE BIT. - (11) CPU READS SPSCR WITH SPRF BIT SET. - 12 CPU READS SPDR, CLEARING SPRF BIT. Figure 20-8. SPRF/SPTE CPU Interrupt Timing The transmit data buffer allows back-to-back transmissions without the slave precisely timing its writes between transmissions as in a system with a single data buffer. Also, if no new data is written to the data buffer, the last value contained in the shift register is the next data word to be transmitted. MC68HC908GP32•MC68HC08GP32 — Rev. 6 For an idle master or idle slave that has no data loaded into its transmit buffer, the SPTE is set again no more than two bus cycles after the transmit buffer empties into the shift register. This allows the user to queue up a 16-bit value to send. For an already active slave, the load of the shift register cannot occur until the transmission is completed. This implies that a back-to-back write to the transmit data register is not possible. The SPTE indicates when the next write can occur. #### 20.8 Error Conditions The following flags signal SPI error conditions: - Overflow (OVRF) Failing to read the SPI data register before the next full byte enters the shift register sets the OVRF bit. The new byte does not transfer to the receive data register, and the unread byte still can be read. OVRF is in the SPI status and control register. - Mode fault error (MODF) The MODF bit indicates that the voltage on the slave select pin (SS) is inconsistent with the mode of the SPI. MODF is in the SPI status and control register. #### 20.8.1 Overflow Error The overflow flag (OVRF) becomes set if the receive data register still has unread data from a previous transmission when the capture strobe of bit 1 of the next transmission occurs. The bit 1 capture strobe occurs in the middle of SPSCK cycle 7. (See Figure 20-4 and Figure 20-6.) If an overflow occurs, all data received after the overflow and before the OVRF bit is cleared does not transfer to the receive data register and does not set the SPI receiver full bit (SPRF). The unread data that transferred to the receive data register before the overflow occurred can still be read. Therefore, an overflow error always indicates the loss of data. Clear the overflow flag by reading the SPI status and control register and then reading the SPI data register. OVRF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. (See Figure 20-11.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set. If the CPU SPRF interrupt is enabled and the OVRF interrupt is not, watch for an overflow condition. **Figure 20-9** shows how it is possible to miss an overflow. The first part of **Figure 20-9** shows how it is possible to read the SPSCR and SPDR to clear the SPRF without problems. However, as illustrated by the second transmission example, the OVRF bit can be set in between the time that SPSCR and SPDR are read. Figure 20-9. Missed Read of Overflow Condition In this case, an overflow can be missed easily. Since no more SPRF interrupts can be generated until this OVRF is serviced, it is not obvious that bytes are being lost as more transmissions are completed. To prevent this, either enable the OVRF interrupt or do another read of the SPSCR following the read of the SPDR. This ensures that the OVRF was not set before the SPRF was cleared and that future transmissions can set the SPRF bit. Figure 20-10 illustrates this process. Generally, to avoid this second SPSCR read, enable the OVRF to the CPU by setting the ERRIE bit. MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 20-10. Clearing SPRF When OVRF Interrupt Is Not Enabled #### 20.8.2 Mode Fault Error Setting the SPMSTR bit selects master mode and configures the SPSCK and MOSI pins as outputs and the MISO pin as an input. Clearing SPMSTR selects slave mode and configures the SPSCK and MOSI pins as inputs and the MISO pin as an output. The mode fault bit, MODF, becomes set any time the state of the slave select pin, $\overline{SS}$ , is inconsistent with the mode selected by SPMSTR. To prevent SPI pin contention and damage to the MCU, a mode fault error occurs if: - The SS pin of a slave SPI goes high during a transmission - The SS pin of a master SPI goes low at any time For the MODF flag to be set, the mode fault error enable bit (MODFEN) must be set. Clearing the MODFEN bit does not clear the MODF flag but does prevent MODF from being set again after MODF is cleared. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 MODF generates a receiver/error CPU interrupt request if the error interrupt enable bit (ERRIE) is also set. The SPRF, MODF, and OVRF interrupts share the same CPU interrupt vector. (See Figure 20-11.) It is not possible to enable MODF or OVRF individually to generate a receiver/error CPU interrupt request. However, leaving MODFEN low prevents MODF from being set. In a master SPI with the mode fault enable bit (MODFEN) set, the mode fault flag (MODF) is set if $\overline{SS}$ goes to logic 0. A mode fault in a master SPI causes the following events to occur: - If ERRIE = 1, the SPI generates an SPI receiver/error CPU interrupt request. - The SPE bit is cleared. - The SPTE bit is set. - The SPI state counter is cleared. - The data direction register of the shared I/O port regains control of port drivers. # **NOTE:** To prevent bus contention with another master SPI after a mode fault error, clear all SPI bits of the data direction register of the shared I/O port before enabling the SPI. When configured as a slave (SPMSTR = 0), the MODF flag is set if SS goes high during a transmission. When CPHA = 0, a transmission begins when $\overline{SS}$ goes low and ends once the incoming SPSCK goes back to its idle level following the shift of the eighth data bit. When CPHA = 1, the transmission begins when the SPSCK leaves its idle level and $\overline{SS}$ is already low. The transmission continues until the SPSCK returns to its idle level following the shift of the last data bit. (See **20.6 Transmission Formats**.) **NOTE:** Setting the MODF flag does not clear the SPMSTR bit. The SPMSTR bit has no function when SPE = 0. Reading SPMSTR when MODF = 1 shows the difference between a MODF occurring when the SPI is a master and when it is a slave. When CPHA = 0, a MODF occurs if a slave is selected ( $\overline{SS}$ is at logic 0) and later unselected ( $\overline{SS}$ is at logic 1) even if no SPSCK is sent to that MC68HC908GP32•MC68HC08GP32 — Rev. 6 slave. This happens because $\overline{SS}$ at logic 0 indicates the start of the transmission (MISO driven out with the value of MSB) for CPHA = 0. When CPHA = 1, a slave can be selected and then later unselected with no transmission occurring. Therefore, MODF does not occur since a transmission was never begun. In a slave SPI (MSTR = 0), the MODF bit generates an SPI receiver/error CPU interrupt request if the ERRIE bit is set. The MODF bit does not clear the SPE bit or reset the SPI in any way. Software can abort the SPI transmission by clearing the SPE bit of the slave. #### NOTE: A logic 1 voltage on the $\overline{SS}$ pin of a slave SPI puts the MISO pin in a high impedance state. Also, the slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission. To clear the MODF flag, read the SPSCR with the MODF bit set and then write to the SPCR register. This entire clearing mechanism must occur with no MODF condition existing or else the flag is not cleared. # 20.9 Interrupts Four SPI status flags can be enabled to generate CPU interrupt requests. Flag Request SPTE SPI transmitter CPU interrupt request Transmitter empty (DMAS = 0, SPTIE = 1, SPE = 1)SPRF SPI receiver CPU interrupt request Receiver full (DMAS = 0, SPRIE = 1)**OVRF** SPI receiver/error interrupt request (ERRIE = 1) Overflow **MODF** SPI receiver/error interrupt request (ERRIE = 1) Mode fault Table 20-2. SPI Interrupts Reading the SPI status and control register with SPRF set and then reading the receive data register clears SPRF. The clearing mechanism for the SPTE flag is always just a write to the transmit data register. The SPI transmitter interrupt enable bit (SPTIE) enables the SPTE flag to generate transmitter CPU interrupt requests, provided that the SPI is enabled (SPE = 1). The SPI receiver interrupt enable bit (SPRIE) enables the SPRF bit to generate receiver CPU interrupt requests, regardless of the state of the SPE bit. (See Figure 20-11.) The error interrupt enable bit (ERRIE) enables both the MODF and OVRF bits to generate a receiver/error CPU interrupt request. The mode fault enable bit (MODFEN) can prevent the MODF flag from being set so that only the OVRF bit is enabled by the ERRIE bit to generate receiver/error CPU interrupt requests. Figure 20-11. SPI Interrupt Request Generation The following sources in the SPI status and control register can generate CPU interrupt requests: - SPI receiver full bit (SPRF) The SPRF bit becomes set every time a byte transfers from the shift register to the receive data register. If the SPI receiver interrupt enable bit, SPRIE, is also set, SPRF generates an SPI receiver/error CPU interrupt request. - SPI transmitter empty (SPTE) The SPTE bit becomes set every time a byte transfers from the transmit data register to the shift register. If the SPI transmit interrupt enable bit, SPTIE, is also set, SPTE generates an SPTE CPU interrupt request. # 20.10 Resetting the SPI Any system reset completely resets the SPI. Partial resets occur whenever the SPI enable bit (SPE) is low. Whenever SPE is low, the following occurs: - The SPTE flag is set. - Any transmission currently in progress is aborted. - The shift register is cleared. - The SPI state counter is cleared, making it ready for a new complete transmission. - All the SPI port logic is defaulted back to being general-purpose I/O. These items are reset only by a system reset: - · All control bits in the SPCR register - All control bits in the SPSCR register (MODFEN, ERRIE, SPR1, and SPR0) - The status flags SPRF, OVRF, and MODF By not resetting the control bits when SPE is low, the user can clear SPE between transmissions without having to set all control bits again when SPE is set back high for the next transmission. By not resetting the SPRF, OVRF, and MODF flags, the user can still service these interrupts after the SPI has been disabled. The user can disable the SPI by writing 0 to the SPE bit. The SPI can also be disabled by a mode fault occurring in an SPI that was configured as a master with the MODFEN bit set. ## 20.11 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. ## 20.11.1 Wait Mode The SPI module remains active after the execution of a WAIT instruction. In wait mode the SPI module registers are not accessible by the CPU. Any enabled CPU interrupt request from the SPI module can bring the MCU out of wait mode. If SPI module functions are not required during wait mode, reduce power consumption by disabling the SPI module before executing the WAIT instruction. To exit wait mode when an overflow condition occurs, enable the OVRF bit to generate CPU interrupt requests by setting the error interrupt enable bit (ERRIE). (See **20.9 Interrupts**.) ## 20.11.2 Stop Mode The SPI module is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions. SPI operation resumes after an external interrupt. If stop mode is exited by reset, any transfer in progress is aborted, and the SPI is reset. ## 20.12 SPI During Break Interrupts The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. (See Section 19. System Integration Module (SIM).) To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. Since the SPTE bit cannot be cleared during a break with the BCFE bit cleared, a write to the transmit data register in break mode does not initiate a transmission nor is this data transferred into the shift register. Therefore, a write to the SPDR in break mode with the BCFE bit cleared has no effect. ## 20.13 I/O Signals The SPI module has five I/O pins and shares four of them with a parallel I/O port. They are: - MISO Data received - MOSI Data transmitted - SPSCK Serial clock - SS Slave select - CGND Clock ground (internally connected to V<sub>SS</sub>) The SPI has limited inter-integrated circuit ( $I^2C$ ) capability (requiring software support) as a master in a single-master environment. To communicate with $I^2C$ peripherals, MOSI becomes an open-drain output when the SPWOM bit in the SPI control register is set. In $I^2C$ communication, the MOSI and MISO pins are connected to a bidirectional pin from the $I^2C$ peripheral and through a pullup resistor to $V_{DD}$ . #### 20.13.1 MISO (Master In/Slave Out) MISO is one of the two SPI module pins that transmits serial data. In full duplex operation, the MISO pin of the master SPI module is connected to the MISO pin of the slave SPI module. The master SPI simultaneously receives data on its MISO pin and transmits data from its MOSI pin. Slave output data on the MISO pin is enabled only when the SPI is configured as a slave. The SPI is configured as a slave when its SPMSTR bit is logic 0 and its $\overline{SS}$ pin is at logic 0. To support a multiple-slave system, a logic 1 on the $\overline{SS}$ pin puts the MISO pin in a high-impedance state. When enabled, the SPI controls data direction of the MISO pin regardless of the state of the data direction register of the shared I/O port. ## 20.13.2 MOSI (Master Out/Slave In) MOSI is one of the two SPI module pins that transmits serial data. In full-duplex operation, the MOSI pin of the master SPI module is connected to the MOSI pin of the slave SPI module. The master SPI simultaneously transmits data from its MOSI pin and receives data on its MISO pin. When enabled, the SPI controls data direction of the MOSI pin regardless of the state of the data direction register of the shared I/O port. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Serial Peripheral Interface Module (SPI) #### 20.13.3 SPSCK (Serial Clock) The serial clock synchronizes data transmission between master and slave devices. In a master MCU, the SPSCK pin is the clock output. In a slave MCU, the SPSCK pin is the clock input. In full-duplex operation, the master and slave MCUs exchange a byte of data in eight serial clock cycles. When enabled, the SPI controls data direction of the SPSCK pin regardless of the state of the data direction register of the shared I/O port. ## 20.13.4 SS (Slave Select) The SS pin has various functions depending on the current state of the SPI. For an SPI configured as a slave, the $\overline{SS}$ is used to select a slave. For CPHA = 0, the $\overline{SS}$ is used to define the start of a transmission. (See 20.6 Transmission Formats.) Since it is used to indicate the start of a transmission, the $\overline{SS}$ must be toggled high and low between each byte transmitted for the CPHA = 0 format. However, it can remain low between transmissions for the CPHA = 1 format. See Figure 20-12. Figure 20-12. CPHA/SS Timing When an SPI is configured as a slave, the $\overline{SS}$ pin is always configured as an input. It cannot be used as a general-purpose I/O regardless of the state of the MODFEN control bit. However, the MODFEN bit can still prevent the state of the $\overline{SS}$ from creating a MODF error. (See 20.14.2 SPI Status and Control Register.) NOTE: A logic 1 voltage on the $\overline{SS}$ pin of a slave SPI puts the MISO pin in a high-impedance state. The slave SPI ignores all incoming SPSCK clocks, even if it was already in the middle of a transmission. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 When an SPI is configured as a master, the $\overline{SS}$ input can be used in conjunction with the MODF flag to prevent multiple masters from driving MOSI and SPSCK. (See 20.8.2 Mode Fault Error.) For the state of the $\overline{SS}$ pin to set the MODF flag, the MODFEN bit in the SPSCK register must be set. If the MODFEN bit is low for an SPI master, the $\overline{SS}$ pin can be used as a general-purpose I/O under the control of the data direction register of the shared I/O port. With MODFEN high, it is an input-only pin to the SPI regardless of the state of the data direction register of the shared I/O port. The CPU can always read the state of the $\overline{SS}$ pin by configuring the appropriate pin as an input and reading the port data register. (See Table 20-3.) **Table 20-3. SPI Configuration** | SPE | SPMSTR | MODFEN | SPI Configuration | State of SS Logic | |-----|------------------|--------|---------------------|-------------------------------------------| | 0 | X <sup>(1)</sup> | Х | Not enabled | General-purpose I/O;<br>SS ignored by SPI | | 1 | 0 | Х | Slave | Input-only to SPI | | 1 | 1 | 0 | Master without MODF | General-purpose I/O;<br>SS ignored by SPI | | 1 | 1 | 1 | Master with MODF | Input-only to SPI | Note 1. X = Don't care ## 20.13.5 CGND (Clock Ground) CGND is the ground return for the serial clock pin, SPSCK, and the ground for the port output buffers. It is internally connected to $V_{SS}$ as shown in Table 20-1. ## 20.14 I/O Registers Three registers control and monitor SPI operation: - SPI control register (SPCR) - SPI status and control register (SPSCR) - SPI data register (SPDR) ## 20.14.1 SPI Control Register The SPI control register: - Enables SPI module interrupt requests - Configures the SPI module as master or slave - Selects serial clock polarity and phase - Configures the SPSCK, MOSI, and MISO pins as open-drain outputs - Enables the SPI module Figure 20-13. SPI Control Register (SPCR) SPRIE — SPI Receiver Interrupt Enable Bit This read/write bit enables CPU interrupt requests generated by the SPRF bit. The SPRF bit is set when a byte transfers from the shift register to the receive data register. Reset clears the SPRIE bit. - 1 = SPRF CPU interrupt requests enabled - 0 = SPRF CPU interrupt requests disabled #### DMAS — DMA Select Bit This read only bit has no effect on this version of the SPI. This bit always reads as a 0. 0 = SPRF DMA and SPTE DMA service requests disabled (SPRF CPU and SPTE CPU interrupt requests enabled) #### SPMSTR — SPI Master Bit This read/write bit selects master mode operation or slave mode operation. Reset sets the SPMSTR bit. - 1 = Master mode - 0 = Slave mode ## CPOL — Clock Polarity Bit This read/write bit determines the logic state of the SPSCK pin between transmissions. (See **Figure 20-4** and **Figure 20-6**.) To transmit data between SPI modules, the SPI modules must have identical CPOL values. Reset clears the CPOL bit. #### CPHA — Clock Phase Bit This read/write bit controls the timing relationship between the serial clock and SPI data. (See **Figure 20-4** and **Figure 20-6**.) To transmit data between SPI modules, the SPI modules must have identical CPHA values. When CPHA = 0, the $\overline{SS}$ pin of the slave SPI module must be set to logic 1 between bytes. (See **Figure 20-12**.) Reset sets the CPHA bit. #### SPWOM — SPI Wired-OR Mode Bit This read/write bit disables the pullup devices on pins SPSCK, MOSI, and MISO so that those pins become open-drain outputs. - 1 = Wired-OR SPSCK, MOSI, and MISO pins - 0 = Normal push-pull SPSCK, MOSI, and MISO pins ## SPE — SPI Enable This read/write bit enables the SPI module. Clearing SPE causes a partial reset of the SPI. (See **20.10 Resetting the SPI**.) Reset clears the SPE bit. - 1 = SPI module enabled - 0 = SPI module disabled #### MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Serial Peripheral Interface Module (SPI) ## SPTIE— SPI Transmit Interrupt Enable This read/write bit enables CPU interrupt requests generated by the SPTE bit. SPTE is set when a byte transfers from the transmit data register to the shift register. Reset clears the SPTIE bit. 1 = SPTE CPU interrupt requests enabled 0 = SPTE CPU interrupt requests disabled ## 20.14.2 SPI Status and Control Register The SPI status and control register contains flags to signal these conditions: - · Receive data register full - Failure to clear SPRF bit before next byte is received (overflow error) - Inconsistent logic level on SS pin (mode fault error) - Transmit data register empty The SPI status and control register also contains bits that perform these functions: - Enable error interrupts - Enable mode fault error detection - Select master SPI baud rate Figure 20-14. SPI Status and Control Register (SPSCR) #### SPRF — SPI Receiver Full Bit This clearable, read-only flag is set each time a byte transfers from the shift register to the receive data register. SPRF generates a CPU interrupt request if the SPRIE bit in the SPI control register is set also. During an SPRF CPU interrupt, the CPU clears SPRF by reading the SPI status and control register with SPRF set and then reading the SPI data register. Reset clears the SPRF bit. - 1 = Receive data register full - 0 = Receive data register not full ## ERRIE — Error Interrupt Enable Bit This read/write bit enables the MODF and OVRF bits to generate CPU interrupt requests. Reset clears the ERRIE bit. - 1 = MODF and OVRF can generate CPU interrupt requests - 0 = MODF and OVRF cannot generate CPU interrupt requests #### OVRF — Overflow Bit This clearable, read-only flag is set if software does not read the byte in the receive data register before the next full byte enters the shift register. In an overflow condition, the byte already in the receive data register is unaffected, and the byte that shifted in last is lost. Clear the OVRF bit by reading the SPI status and control register with OVRF set and then reading the receive data register. Reset clears the OVRF bit. - 1 = Overflow - 0 = No overflow #### MODF — Mode Fault Bit This clearable, read-only flag is set in a slave SPI if the $\overline{SS}$ pin goes high during a transmission with the MODFEN bit set. In a master SPI, the MODF flag is set if the $\overline{SS}$ pin goes low at any time with the MODFEN bit set. Clear the MODF bit by reading the SPI status and control register (SPSCR) with MODF set and then writing to the SPI control register (SPCR). Reset clears the MODF bit. - $1 = \overline{SS}$ pin at inappropriate logic level - $0 = \overline{SS}$ pin at appropriate logic level ## Serial Peripheral Interface Module (SPI) ## SPTE — SPI Transmitter Empty Bit This clearable, read-only flag is set each time the transmit data register transfers a byte into the shift register. SPTE generates an SPTE CPU interrupt request or an SPTE DMA service request if the SPTIE bit in the SPI control register is set also. **NOTE:** Do not write to the SPI data register unless the SPTE bit is high. During an SPTE CPU interrupt, the CPU clears the SPTE bit by writing to the transmit data register. Reset sets the SPTE bit. - 1 = Transmit data register empty - 0 = Transmit data register not empty #### MODFEN — Mode Fault Enable Bit This read/write bit, when set to 1, allows the MODF flag to be set. If the MODF flag is set, clearing the MODFEN does not clear the MODF flag. If the SPI is enabled as a master and the MODFEN bit is low, then the $\overline{SS}$ pin is available as a general-purpose I/O. If the MODFEN bit is set, then this pin is not available as a general-purpose I/O. When the SPI is enabled as a slave, the $\overline{SS}$ pin is not available as a general-purpose I/O regardless of the value of MODFEN. (See 20.13.4 SS (Slave Select).) If the MODFEN bit is low, the level of the $\overline{SS}$ pin does not affect the operation of an enabled SPI configured as a master. For an enabled SPI configured as a slave, having MODFEN low only prevents the MODF flag from being set. It does not affect any other part of SPI operation. (See 20.8.2 Mode Fault Error.) #### SPR1 and SPR0 — SPI Baud Rate Select Bits In master mode, these read/write bits select one of four baud rates as shown in **Table 20-4**. SPR1 and SPR0 have no effect in slave mode. Reset clears SPR1 and SPR0. **Table 20-4. SPI Master Baud Rate Selection** | SPR1 and SPR0 | Baud Rate Divisor (BD) | |---------------|------------------------| | 00 | 2 | | 01 | 8 | | 10 | 32 | | 11 | 128 | Use this formula to calculate the SPI baud rate: Baud rate = $$\frac{CGMOUT}{2 \times BD}$$ where: Reset: CGMOUT = base clock output of the clock generator module (CGM) BD = baud rate divisor ## 20.14.3 SPI Data Register The SPI data register consists of the read-only receive data register and the write-only transmit data register. Writing to the SPI data register writes data into the transmit data register. Reading the SPI data register reads data from the receive data register. The transmit data and receive data registers are separate registers that can contain different values. (See Figure 20-2.) Address: \$0012 Bit 7 6 5 4 3 2 1 Bit 0 Read: R7 R6 R5 R4 R3 R2 R1 R0 Write: T7 T6 T5 T4 T3 T2 T1 T0 Figure 20-15. SPI Data Register (SPDR) Unaffected by reset R7-R0/T7-T0 — Receive/Transmit Data Bits **NOTE:** Do not use read-modify-write instructions on the SPI data register since the register read is not the same as the register written. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Section 21. Timebase Module (TBM) ## 21.1 Contents | 21.2 | Introduction | 335 | |--------|-------------------------------|-----| | 21.3 | Features | 335 | | 21.4 | Functional Description | 336 | | 21.5 | Timebase Register Description | 337 | | 21.6 | Interrupts | 338 | | | Low-Power Modes | | | | Wait Mode | | | 21.7.2 | Stop Mode | 339 | ## 21.2 Introduction This section describes the timebase module (TBM). The TBM will generate periodic interrupts at user selectable rates using a counter clocked by the external crystal clock. This TBM version uses 15 divider stages, eight of which are user selectable. ## 21.3 Features Features of the TBM module include: - Software programmable 1-Hz, 4-Hz, 16-Hz, 256-Hz, 512-Hz, 1024-Hz, 2048-Hz, and 4096-Hz periodic interrupt using external 32.768-kHz crystal - User selectable oscillator clock source enable during stop mode to allow periodic wakeup from stop MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 21.4 Functional Description **NOTE:** This module is designed for a 32.768-kHz oscillator. This module can generate a periodic interrupt by dividing the crystal frequency, CGMXCLK. The counter is initialized to all 0s when TBON bit is cleared. The counter, shown in **Figure 21-1**, starts counting when the TBON bit is set. When the counter overflows at the tap selected by TBR2:TBR0, the TBIF bit gets set. If the TBIE bit is set, an interrupt request is sent to the CPU. The TBIF flag is cleared by writing a 1 to the TACK bit. The first time the TBIF flag is set after enabling the timebase module, the interrupt is generated at approximately half of the overflow period. Subsequent events occur at the exact period. Figure 21-1. Timebase Block Diagram ## 21.5 Timebase Register Description The timebase has one register, the TBCR, which is used to enable the timebase interrupts and set the rate. Figure 21-2. Timebase Control Register (TBCR) TBIF — Timebase Interrupt Flag This read-only flag bit is set when the timebase counter has rolled over. 1 = Timebase interrupt pending 0 = Timebase interrupt not pending TBR2:TBR0 — Timebase Rate Selection These read/write bits are used to select the rate of timebase interrupts as shown in **Table 21-1**. Table 21-1. Timebase Rate Selection for OSC1 = 32.768-kHz | TBR2 | TBR1 | TBR0 | Divider | Timebase Interrupt Rate | | | | |------|------|------|---------|-------------------------|-------|--|--| | IBNZ | | | | Hz | ms | | | | 0 | 0 | 0 | 32768 | 1 | 1000 | | | | 0 | 0 | 1 | 8192 | 4 | 250 | | | | 0 | 1 | 0 | 2048 | 16 | 62.5 | | | | 0 | 1 | 1 | 128 | 256 | ~ 3.9 | | | | 1 | 0 | 0 | 64 | 512 | ~2 | | | | 1 | 0 | 1 | 32 | 1024 | ~1 | | | | 1 | 1 | 0 | 16 | 2048 | ~0.5 | | | | 1 | 1 | 1 | 8 | 4096 | ~0.24 | | | MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Timebase Module (TBM) # **NOTE:** Do not change TBR2:TBR0 bits while the timebase is enabled (TBON = 1). ## TACK — Timebase ACKnowledge The TACK bit is a write-only bit and always reads as 0. Writing a logic 1 to this bit clears TBIF, the timebase interrupt flag bit. Writing a logic 0 to this bit has no effect. - 1 = Clear timebase interrupt flag - 0 = No effect ## TBIE — Timebase Interrupt Enabled This read/write bit enables the timebase interrupt when the TBIF bit becomes set. Reset clears the TBIE bit. - 1 = Timebase interrupt enabled - 0 = Timebase interrupt disabled #### TBON — Timebase Enabled This read/write bit enables the timebase. Timebase may be turned off to reduce power consumption when its function is not necessary. The counter can be initialized by clearing and then setting this bit. Reset clears the TBON bit. - 1 = Timebase enabled - 0 = Timebase disabled and the counter initialized to 0s ## 21.6 Interrupts The timebase module can interrupt the CPU on a regular basis with a rate defined by TBR2:TBR0. When the timebase counter chain rolls over, the TBIF flag is set. If the TBIE bit is set, enabling the timebase interrupt, the counter chain overflow will generate a CPU interrupt request. Interrupts must be acknowledged by writing a logic 1 to the TACK bit. ## 21.7 Low-Power Modes The WAIT and STOP instructions put the MCU in low powerconsumption standby modes. ## 21.7.1 Wait Mode The timebase module remains active after execution of the WAIT instruction. In wait mode, the timebase register is not accessible by the CPU. If the timebase functions are not required during wait mode, reduce the power consumption by stopping the timebase before enabling the WAIT instruction. ## 21.7.2 Stop Mode The timebase module may remain active after execution of the STOP instruction if the oscillator has been enabled to operate during stop mode through the OSCSTOPEN bit in the CONFIG register. The timebase module can be used in this mode to generate a periodic wakeup from stop mode. If the oscillator has not been enabled to operate in stop mode, the timebase module will not be active during STOP mode. In stop mode the timebase register is not accessible by the CPU. If the timebase functions are not required during stop mode, reduce the power consumption by stopping the timebase before enabling the STOP instruction. ## Section 22. Timer Interface Module (TIM) ## 22.1 Contents | 22.2 Introduction | |---------------------------------------------------------------------------------------------------------| | 22.3 Features | | 22.4 Pin Name Conventions343 | | 22.5 Functional Description | | 22.5.3 Output Compare | | 22.5.3.2 Buffered Output Compare | | 22.5.4.1 Unbuffered PWM Signal Generation | | 22.5.4.3 PWM Initialization | | 22.6 Interrupts | | 22.7 Low-Power Modes .353 22.7.1 Wait Mode .354 22.7.2 Stop Mode .354 | | 22.8 TIM During Break Interrupts | | 22.9 I/O Signals | | 22.10 I/O Registers. | | 22.10.4 TIM Channel Status and Control Registers | MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Timer Interface Module (TIM) ## 22.2 Introduction This section describes the timer interface (TIM) module. The TIM is a two-channel timer that provides a timing reference with input capture, output compare, and pulse-width-modulation functions. **Figure 22-1** is a block diagram of the TIM. This particular MCU has two timer interface modules which are denoted as TIM1 and TIM2. ## 22.3 Features ## Features of the TIM include: - Two input capture/output compare channels: - Rising-edge, falling-edge, or any-edge input capture trigger - Set, clear, or toggle output compare action - Buffered and unbuffered pulse-width-modulation (PWM) signal generation - Programmable TIM clock input with 7-frequency internal bus clock prescaler selection - Free-running or modulo up-count operation - Toggle any channel pin on overflow - TIM counter stop and reset bits ## 22.4 Pin Name Conventions The text that follows describes both timers, TIM1 and TIM2. The TIM input/output (I/O) pin names are T[1,2]CH0 (timer channel 0) and T[1,2]CH1 (timer channel 1), where "1" is used to indicate TIM1 and "2" is used to indicate TIM2. The two TIMs share four I/O pins with four port D I/O port pins. The full names of the TIM I/O pins are listed in Table 22-1. The generic pin names appear in the text that follows. **Table 22-1. Pin Name Conventions** | TIM Generic Pir | Names: | T[1,2]CH0 | T[1,2]CH1 | | | |-----------------|--------|------------|------------|--|--| | Full TIM | TIM1 | PTD4/T1CH0 | PTD5/T1CH1 | | | | Pin Names: | TIM2 | PTD6/T2CH0 | PTD7/T2CH1 | | | #### NOTE: References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TCH0 may refer generically to T1CH0 and T2CH0, and TCH1 may refer to T1CH1 and T2CH1. ## 22.5 Functional Description Figure 22-1 shows the structure of the TIM. The central component of the TIM is the 16-bit TIM counter that can operate as a free-running counter or a modulo up-counter. The TIM counter provides the timing reference for the input capture and output compare functions. The TIM counter modulo registers, TMODH:TMODL, control the modulo value of the TIM counter. Software can read the TIM counter value at any time without affecting the counting sequence. The two TIM channels (per timer) are programmable independently as input capture or output compare channels. If a channel is configured as input capture, then an internal pullup device may be enabled for that channel. (See 16.6.3 Port D Input Pullup Enable Register.) Figure 22-1. TIM Block Diagram Figure 22-2 summarizes the timer registers. **NOTE:** References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC and T2SC. Figure 22-2. TIM I/O Register Summary (Sheet 1 of 3) MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Timer Interface Module (TIM) | Addr. | Register Name | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | |------------|-----------------------------------------------------|-----------------|---------------------------|---------------------------|--------|-------------|---------------|--------|------|--------|--| | \$0029 | Timer 1 Channel 1 Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | (T1CH1H) | | Indeterminate after reset | | | | | | | | | | \$002A | Timer 1 Channel 1<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | (T1CH1L) | Reset: | | Indeterminate after reset | | | | | | | | | | Timer 2 Status and Control | Read: | TOF | TOIE | TOTOD | 0 | 0 | - PS2 | PS1 | DCO | | | \$002B | Register | Write: | 0 | TOIE | TSTOP | TRST | | | | PS0 | | | | (T2SC) | Reset: | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | | | | Timer 2 Counter | Read: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | \$002C | Register High | Write: | | | | | | | | | | | | (T2CNTH) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Timer 2 Counter | Read: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | \$002D | Register Low<br>(T2CNTL) | Write: | | | | | | | | | | | | (IZCNIL) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$002E Reg | Timer 2 Counter Modulo<br>Register High<br>(T2MODH) | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | (TZWODN) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | \$002F | Timer 2 Counter Modulo<br>Register Low | Read:<br>Write: | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | | | (T2MODL) | Reset: | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | Timer 2 Channel 0 Status | Read: | CH0F | CHOIL | MCOD | MCOA | EI COD | El COA | TOV0 | CHOMAX | | | \$0030 | and Control Register | Write: | 0 | CH0IE | MS0B | MS0A | ELS0B | ELS0A | TOV0 | CH0MAX | | | | (T2SC0) | Reset: | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | \$0031 | Timer 2 Channel 0 Register High | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | | | (T2CH0H) | Reset: | | | | Indetermina | te after rese | t | | | | | | | | | = Unimple | mented | | | | | | | Figure 22-2. TIM I/O Register Summary (Sheet 2 of 3) **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure 22-2. TIM I/O Register Summary (Sheet 3 of 3) #### 22.5.1 TIM Counter Prescaler The TIM clock source can be one of the seven prescaler outputs. The prescaler generates seven clock rates from the internal bus clock. The prescaler select bits, PS[2:0], in the TIM status and control register select the TIM clock source. ## 22.5.2 Input Capture With the input capture function, the TIM can capture the time at which an external event occurs. When an active edge occurs on the pin of an input capture channel, the TIM latches the contents of the TIM counter into the TIM channel registers, TCHxH:TCHxL. The polarity of the active edge is programmable. Input captures can generate TIM CPU interrupt requests. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Timer Interface Module (TIM) ## 22.5.3 Output Compare With the output compare function, the TIM can generate a periodic pulse with a programmable polarity, duration, and frequency. When the counter reaches the value in the registers of an output compare channel, the TIM can set, clear, or toggle the channel pin. Output compares can generate TIM CPU interrupt requests. ## 22.5.3.1 Unbuffered Output Compare Any output compare channel can generate unbuffered output compare pulses as described in **22.5.3 Output Compare**. The pulses are unbuffered because changing the output compare value requires writing the new value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change an output compare value could cause incorrect operation for up to two counter overflow periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that counter overflow period. Also, using a TIM overflow interrupt routine to write a new, smaller output compare value may cause the compare to be missed. The TIM may pass the new value before it is written. Use the following methods to synchronize unbuffered changes in the output compare value on channel x: - When changing to a smaller value, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current output compare pulse. The interrupt routine has until the end of the counter overflow period to write the new value. - When changing to a larger output compare value, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current counter overflow period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same counter overflow period. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 22.5.3.2 Buffered Output Compare Channels 0 and 1 can be linked to form a buffered output compare channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The output compare value in the TIM channel 0 registers initially controls the output on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the output after the TIM overflows. At each subsequent overflow, the TIM channel registers (0 or 1) that control the output are the ones written to last. TSC0 controls and monitors the buffered output compare function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. #### NOTE: In buffered output compare operation, do not write new output compare values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered output compares. ## 22.5.4 Pulse Width Modulation (PWM) By using the toggle-on-overflow feature with an output compare channel, the TIM can generate a PWM signal. The value in the TIM counter modulo registers determines the period of the PWM signal. The channel pin toggles when the counter reaches the value in the TIM counter modulo registers. The time between overflows is the period of the PWM signal. As Figure 22-3 shows, the output compare value in the TIM channel registers determines the pulse width of the PWM signal. The time between overflow and output compare is the pulse width. Program the TIM to clear the channel pin on output compare if the state of the PWM pulse is logic 1. Program the TIM to set the pin if the state of the PWM pulse is logic 0. MC68HC908GP32•MC68HC08GP32 — Rev. 6 The value in the TIM counter modulo registers and the selected prescaler output determines the frequency of the PWM output. The frequency of an 8-bit PWM signal is variable in 256 increments. Writing \$00FF (255) to the TIM counter modulo registers produces a PWM period of 256 times the internal bus clock period if the prescaler select value is \$000. See 22.10.1 TIM Status and Control Register. Figure 22-3. PWM Period and Pulse Width The value in the TIM channel registers determines the pulse width of the PWM output. The pulse width of an 8-bit PWM signal is variable in 256 increments. Writing \$0080 (128) to the TIM channel registers produces a duty cycle of 128/256 or 50%. ## 22.5.4.1 Unbuffered PWM Signal Generation Any output compare channel can generate unbuffered PWM pulses as described in **22.5.4 Pulse Width Modulation (PWM)**. The pulses are unbuffered because changing the pulse width requires writing the new pulse width value over the old value currently in the TIM channel registers. An unsynchronized write to the TIM channel registers to change a pulse width value could cause incorrect operation for up to two PWM periods. For example, writing a new value before the counter reaches the old value but after the counter reaches the new value prevents any compare during that PWM period. Also, using a TIM overflow interrupt routine to write a new, smaller pulse width value may cause the compare to be missed. The TIM may pass the new value before it is written. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 Use the following methods to synchronize unbuffered changes in the PWM pulse width on channel x: - When changing to a shorter pulse width, enable channel x output compare interrupts and write the new value in the output compare interrupt routine. The output compare interrupt occurs at the end of the current pulse. The interrupt routine has until the end of the PWM period to write the new value. - When changing to a longer pulse width, enable TIM overflow interrupts and write the new value in the TIM overflow interrupt routine. The TIM overflow interrupt occurs at the end of the current PWM period. Writing a larger value in an output compare interrupt routine (at the end of the current pulse) could cause two output compares to occur in the same PWM period. #### **NOTE:** In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare also can cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. ## 22.5.4.2 Buffered PWM Signal Generation Channels 0 and 1 can be linked to form a buffered PWM channel whose output appears on the TCH0 pin. The TIM channel registers of the linked pair alternately control the pulse width of the output. Setting the MS0B bit in TIM channel 0 status and control register (TSC0) links channel 0 and channel 1. The TIM channel 0 registers initially control the pulse width on the TCH0 pin. Writing to the TIM channel 1 registers enables the TIM channel 1 registers to synchronously control the pulse width at the beginning of the next PWM period. At each subsequent overflow, the TIM channel registers (0 or 1) that control the pulse width are the ones written to last. TSC0 controls and monitors the buffered PWM function, and TIM channel 1 status and control register (TSC1) is unused. While the MS0B bit is set, the channel 1 pin, TCH1, is available as a general-purpose I/O pin. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Timer Interface Module (TIM) NOTE: In buffered PWM signal generation, do not write new pulse width values to the currently active channel registers. User software should track the currently active channel to prevent writing a new value to the active channel. Writing to the active channel registers is the same as generating unbuffered PWM signals. #### 22.5.4.3 PWM Initialization To ensure correct operation when generating unbuffered or buffered PWM signals, use the following initialization procedure: - 1. In the TIM status and control register (TSC): - a. Stop the TIM counter by setting the TIM stop bit, TSTOP. - b. Reset the TIM counter and prescaler by setting the TIM reset bit, TRST. - 2. In the TIM counter modulo registers (TMODH:TMODL), write the value for the required PWM period. - 3. In the TIM channel x registers (TCHxH:TCHxL), write the value for the required pulse width. - 4. In TIM channel x status and control register (TSCx): - a. Write 0:1 (for unbuffered output compare or PWM signals) or 1:0 (for buffered output compare or PWM signals) to the mode select bits, MSxB:MSxA. (See Table 22-3.) - b. Write 1 to the toggle-on-overflow bit, TOVx. - c. Write 1:0 (to clear output on compare) or 1:1 (to set output on compare) to the edge/level select bits, ELSxB:ELSxA. The output action on compare must force the output to the complement of the pulse width level. (See Table 22-3.) NOTE: In PWM signal generation, do not program the PWM channel to toggle on output compare. Toggling on output compare prevents reliable 0% duty cycle generation and removes the ability of the channel to self-correct in the event of software error or noise. Toggling on output compare can also cause incorrect PWM signal generation when changing the PWM pulse width to a new, much larger value. 5. In the TIM status control register (TSC), clear the TIM stop bit, TSTOP. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 Setting MS0B links channels 0 and 1 and configures them for buffered PWM operation. The TIM channel 0 registers (TCH0H:TCH0L) initially control the buffered PWM output. TIM channel 0 status and control register (TSC0) controls and monitors the PWM signal from the linked channels. Clearing the toggle-on-overflow bit, TOVx, inhibits output toggles on TIM overflows. Subsequent output compares try to force the output to a state it is already in and have no effect. The result is a 0% duty cycle output. Setting the channel x maximum duty cycle bit (CHxMAX) and setting the TOVx bit generates a 100% duty cycle output. (See **22.10.4 TIM Channel Status and Control Registers**.) ## 22.6 Interrupts The following TIM sources can generate interrupt requests: - TIM overflow flag (TOF) The TOF bit is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. The TIM overflow interrupt enable bit, TOIE, enables TIM overflow CPU interrupt requests. TOF and TOIE are in the TIM status and control register. - TIM channel flags (CH1F:CH0F) The CHxF bit is set when an input capture or output compare occurs on channel x. Channel x TIM CPU interrupt requests are controlled by the channel x interrupt enable bit, CHxIE. Channel x TIM CPU interrupt requests are enabled when CHxIE = 1. CHxF and CHxIE are in the TIM channel x status and control register. #### 22.7 Low-Power Modes The WAIT and STOP instructions put the MCU in low power-consumption standby modes. MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## Timer Interface Module (TIM) ## 22.7.1 Wait Mode The TIM remains active after the execution of a WAIT instruction. In wait mode, the TIM registers are not accessible by the CPU. Any enabled CPU interrupt request from the TIM can bring the MCU out of wait mode. If TIM functions are not required during wait mode, reduce power consumption by stopping the TIM before executing the WAIT instruction. ## 22.7.2 Stop Mode The TIM is inactive after the execution of a STOP instruction. The STOP instruction does not affect register conditions or the state of the TIM counter. TIM operation resumes when the MCU exits stop mode after an external interrupt. ## 22.8 TIM During Break Interrupts A break interrupt stops the TIM counter. The system integration module (SIM) controls whether status bits in other modules can be cleared during the break state. The BCFE bit in the SIM break flag control register (SBFCR) enables software to clear status bits during the break state. See 19.8.3 SIM Break Flag Control Register. To allow software to clear status bits during a break interrupt, write a logic 1 to the BCFE bit. If a status bit is cleared during the break state, it remains cleared when the MCU exits the break state. To protect status bits during the break state, write a logic 0 to the BCFE bit. With BCFE at logic 0 (its default state), software can read and write I/O registers during the break state without affecting status bits. Some status bits have a 2-step read/write clearing procedure. If software does the first step on such a bit before the break, the bit cannot change during the break state as long as BCFE is at logic 0. After the break, doing the second step clears the status bit. ## 22.9 I/O Signals Port D shares four of its pins with the TIM. The four TIM channel I/O pins are T1CH0, T1CH1, T2CH0, and T2CH1 as described in **22.4 Pin Name Conventions**. Each channel I/O pin is programmable independently as an input capture pin or an output compare pin. T1CH0 and T2CH0 can be configured as buffered output compare or buffered PWM pins. ## 22.10 I/O Registers NOTE: References to either timer 1 or timer 2 may be made in the following text by omitting the timer number. For example, TSC may generically refer to both T1SC AND T2SC. These I/O registers control and monitor operation of the TIM: - TIM status and control register (TSC) - TIM counter registers (TCNTH:TCNTL) - TIM counter modulo registers (TMODH:TMODL) - TIM channel status and control registers (TSC0, TSC1) - TIM channel registers (TCH0H:TCH0L, TCH1H:TCH1L) ## 22.10.1 TIM Status and Control Register The TIM status and control register (TSC): - Enables TIM overflow interrupts - Flags TIM overflows - Stops the TIM counter - Resets the TIM counter - Prescales the TIM counter clock Figure 22-4. TIM Status and Control Register (TSC) ## TOF — TIM Overflow Flag Bit This read/write flag is set when the TIM counter reaches the modulo value programmed in the TIM counter modulo registers. Clear TOF by reading the TIM status and control register when TOF is set and then writing a logic 0 to TOF. If another TIM overflow occurs before the clearing sequence is complete, then writing logic 0 to TOF has no effect. Therefore, a TOF interrupt request cannot be lost due to inadvertent clearing of TOF. Reset clears the TOF bit. Writing a logic 1 to TOF has no effect. - 1 = TIM counter has reached modulo value - 0 = TIM counter has not reached modulo value #### TOIE — TIM Overflow Interrupt Enable Bit This read/write bit enables TIM overflow interrupts when the TOF bit becomes set. Reset clears the TOIE bit. - 1 = TIM overflow interrupts enabled - 0 = TIM overflow interrupts disabled ## TSTOP — TIM Stop Bit This read/write bit stops the TIM counter. Counting resumes when TSTOP is cleared. Reset sets the TSTOP bit, stopping the TIM counter until software clears the TSTOP bit. 1 = TIM counter stopped 0 = TIM counter active # **NOTE:** Do not set the TSTOP bit before entering wait mode if the TIM is required to exit wait mode. ## TRST — TIM Reset Bit Setting this write-only bit resets the TIM counter and the TIM prescaler. Setting TRST has no effect on any other registers. Counting resumes from \$0000. TRST is cleared automatically after the TIM counter is reset and always reads as logic 0. Reset clears the TRST bit. 1 = Prescaler and TIM counter cleared 0 = No effect # **NOTE:** Setting the TSTOP and TRST bits simultaneously stops the TIM counter at a value of \$0000. ## PS[2:0] — Prescaler Select Bits These read/write bits select one of the seven prescaler outputs as the input to the TIM counter as **Table 22-2** shows. Reset clears the PS[2:0] bits. **Table 22-2. Prescaler Selection** | PS2 | PS1 | PS0 | TIM Clock Source | | | | |-----|-----|-----|-------------------------|--|--|--| | 0 | 0 | 0 | Internal bus clock ÷ 1 | | | | | 0 | 0 | 1 | Internal bus clock ÷ 2 | | | | | 0 | 1 | 0 | Internal bus clock ÷ 4 | | | | | 0 | 1 | 1 | Internal bus clock ÷ 8 | | | | | 1 | 0 | 0 | Internal bus clock ÷ 16 | | | | | 1 | 0 | 1 | Internal bus clock ÷ 32 | | | | | 1 | 1 | 0 | Internal bus clock ÷ 64 | | | | | 1 | 1 | 1 | Not available | | | | MC68HC908GP32•MC68HC08GP32 — Rev. 6 ## 22.10.2 TIM Counter Registers The two read-only TIM counter registers contain the high and low bytes of the value in the TIM counter. Reading the high byte (TCNTH) latches the contents of the low byte (TCNTL) into a buffer. Subsequent reads of TCNTH do not affect the latched TCNTL value until TCNTL is read. Reset clears the TIM counter registers. Setting the TIM reset bit (TRST) also clears the TIM counter registers. ## **NOTE:** If you read TCNTH during a break interrupt, be sure to unlatch TCNTL by reading TCNTL before exiting the break interrupt. Otherwise, TCNTL retains the value latched during the break. Figure 22-5. TIM Counter Registers High (TCNTH) Figure 22-6. TIM Counter Registers Low (TCNTL) ### 22.10.3 TIM Counter Modulo Registers The read/write TIM modulo registers contain the modulo value for the TIM counter. When the TIM counter reaches the modulo value, the overflow flag (TOF) becomes set, and the TIM counter resumes counting from \$0000 at the next timer clock. Writing to the high byte (TMODH) inhibits the TOF bit and overflow interrupts until the low byte (TMODL) is written. Reset sets the TIM counter modulo registers. Figure 22-7. TIM Counter Modulo Register High (TMODH) Figure 22-8. TIM Counter Modulo Register Low (TMODL) **NOTE:** Reset the TIM counter before writing to the TIM counter modulo registers. ### 22.10.4 TIM Channel Status and Control Registers Each of the TIM channel status and control registers: - Flags input captures and output compares - Enables input capture and output compare interrupts - Selects input capture, output compare, or PWM operation - Selects high, low, or toggling output on output compare - Selects rising edge, falling edge, or any edge as the active input capture trigger - Selects output toggling on TIM overflow - Selects 0% and 100% PWM duty cycle - Selects buffered or unbuffered output compare/PWM operation Figure 22-9. TIM Channel 0 Status and Control Register (TSC0) Figure 22-10. TIM Channel 1 Status and Control Register (TSC1) ### CHxF — Channel x Flag Bit When channel x is an input capture channel, this read/write bit is set when an active edge occurs on the channel x pin. When channel x is an output compare channel, CHxF is set when the value in the TIM counter registers matches the value in the TIM channel x registers. When TIM CPU interrupt requests are enabled (CHxIE = 1), clear CHxF by reading TIM channel x status and control register with CHxF set and then writing a logic 0 to CHxF. If another interrupt request occurs before the clearing sequence is complete, then writing logic 0 to CHxF has no effect. Therefore, an interrupt request cannot be lost due to inadvertent clearing of CHxF. Reset clears the CHxF bit. Writing a logic 1 to CHxF has no effect. - 1 = Input capture or output compare on channel x - 0 = No input capture or output compare on channel x ### CHxIE — Channel x Interrupt Enable Bit This read/write bit enables TIM CPU interrupt service requests on channel x. Reset clears the CHxIE bit. - 1 = Channel x CPU interrupt requests enabled - 0 = Channel x CPU interrupt requests disabled ### MSxB — Mode Select Bit B This read/write bit selects buffered output compare/PWM operation. MSxB exists only in the TIM1 channel 0 and TIM2 channel 0 status and control registers. Setting MS0B disables the channel 1 status and control register and reverts TCH1 to general-purpose I/O. Reset clears the MSxB bit. - 1 = Buffered output compare/PWM operation enabled - 0 = Buffered output compare/PWM operation disabled ### MSxA — Mode Select Bit A When ELSxB:ELSxA $\neq$ 0:0, this read/write bit selects either input capture operation or unbuffered output compare/PWM operation. See **Table 22-3**. - 1 = Unbuffered output compare/PWM operation - 0 = Input capture operation ### MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ### Timer Interface Module (TIM) When ELSxB:ELSxA = 0:0, this read/write bit selects the initial output level of the TCHx pin. See **Table 22-3**. Reset clears the MSxA bit. 1 = Initial output level low 0 = Initial output level high **NOTE:** Before changing a channel function by writing to the MSxB or MSxA bit, set the TSTOP and TRST bits in the TIM status and control register (TSC). ELSxB and ELSxA — Edge/Level Select Bits When channel x is an input capture channel, these read/write bits control the active edge-sensing logic on channel x. When channel x is an output compare channel, ELSxB and ELSxA control the channel x output behavior when an output compare occurs. When ELSxB and ELSxA are both clear, channel x is not connected to port D, and pin PTDx/TCHx is available as a general-purpose I/O pin. **Table 22-3** shows how ELSxB and ELSxA work. Reset clears the ELSxB and ELSxA bits. Table 22-3. Mode, Edge, and Level Selection | MSxB:MSxA | ELSxB:ELSxA | Mode | Configuration | |-----------|-------------|----------------------|------------------------------------------------------| | X0 | 00 | Output preset | Pin under port control;<br>initial output level high | | X1 | 00 | Output preset | Pin under port control;<br>initial output level low | | 00 | 01 | | Capture on rising edge only | | 00 | 10 | Input capture | Capture on falling edge only | | 00 | 11 | | Capture on rising or falling edge | | 01 | 01 | Output | Toggle output on compare | | 01 | 10 | compare or | Clear output on compare | | 01 | 11 | PWM | Set output on compare | | 1X | 01 | Buffered | Toggle output on compare | | 1X | 10 | output<br>compare or | Clear output on compare | | 1X | 11 | buffered PWM | Set output on compare | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 **NOTE:** Before enabling a TIM channel register for input capture operation, make sure that the PTDx/TCHx pin is stable for at least two bus clocks. TOVx — Toggle On Overflow Bit When channel x is an output compare channel, this read/write bit controls the behavior of the channel x output when the TIM counter overflows. When channel x is an input capture channel, TOVx has no effect. Reset clears the TOVx bit. - 1 = Channel x pin toggles on TIM counter overflow - 0 = Channel x pin does not toggle on TIM counter overflow **NOTE:** When TOVx is set, a TIM counter overflow takes precedence over a channel x output compare if both occur at the same time. CHxMAX — Channel x Maximum Duty Cycle Bit When the TOVx bit is at logic 1, setting the CHxMAX bit forces the duty cycle of buffered and unbuffered PWM signals to 100%. As Figure 22-11 shows, the CHxMAX bit takes effect in the cycle after it is set or cleared. The output stays at the 100% duty cycle level until the cycle after CHxMAX is cleared. Figure 22-11. CHxMAX Latency ### 22.10.5 TIM Channel Registers These read/write registers contain the captured TIM counter value of the input capture function or the output compare value of the output compare function. The state of the TIM channel registers after reset is unknown. MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ## Timer Interface Module (TIM) In input capture mode (MSxB:MSxA = 0:0), reading the high byte of the TIM channel x registers (TCHxH) inhibits input captures until the low byte (TCHxL) is read. In output compare mode (MSxB:MSxA $\neq$ 0:0), writing to the high byte of the TIM channel x registers (TCHxH) inhibits output compares until the low byte (TCHxL) is written. Reset: Indeterminate after reset Figure 22-12. TIM Channel 0 Register High (TCH0H) Figure 22-13. TIM Channel 0 Register Low (TCH0L) | Address: | T1CH1H, \$ | 0029 and T | 2CH1H, \$00 | )34 | | | | | |-----------------|------------|------------|-------------|--------------|--------------|----|---|-------| | | Bit 7 | 6 | 5 | 4 | 3 | 2 | 1 | Bit 0 | | Read:<br>Write: | Bit 15 | 14 | 13 | 12 | 11 | 10 | 9 | Bit 8 | | Reset: | • | | | Indeterminat | e after rese | t | | | Figure 22-14. TIM Channel 1 Register High (TCH1H) Figure 22-15. TIM Channel 1 Register Low (TCH1L) Technical Data MC68HC908GP32•MC68HC08GP32 — Rev. 6 # Section 23. Electrical Specifications ## 23.1 Contents | 23.2 | Introduction | |-------|-----------------------------------------| | 23.3 | Absolute Maximum Ratings | | 23.4 | Functional Operating Range367 | | 23.5 | Thermal Characteristics | | 23.6 | 5.0-V DC Electrical Characteristics | | 23.7 | 3.0-V DC Electrical Characteristics | | 23.8 | 5.0-V Control Timing | | 23.9 | 3.0-V Control Timing | | 23.10 | Output High-Voltage Characteristics | | 23.11 | Output Low-Voltage Characteristics | | 23.12 | Typical Supply Currents | | 23.13 | ADC Characteristics | | 23.14 | 5.0-V SPI Characteristics | | 23.15 | 3.0-V SPI Characteristics | | 23.16 | Timer Interface Module Characteristics | | 23.17 | Clock Generation Module Characteristics | | 23.18 | Memory Characteristics | MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ### 23.2 Introduction This section contains electrical and timing specifications. ## 23.3 Absolute Maximum Ratings Maximum ratings are the extreme limits to which the MCU can be exposed without permanently damaging it. NOTE: This device is not guaranteed to operate properly at the maximum ratings. Refer to **23.6 5.0-V DC Electrical Characteristics** for guaranteed operating conditions. | Characteristic <sup>(1)</sup> | Symbol | Value | Unit | |-------------------------------------------------------------------------------------|------------------------|-----------------------------------------|------| | Supply voltage | V <sub>DD</sub> | -0.3 to + 6.0 | V | | Input voltage | V <sub>In</sub> | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$ | V | | Maximum current per pin excluding V <sub>DD</sub> , V <sub>SS</sub> , and PTC0–PTC4 | I | ± 15 | mA | | Maximum current for pins PTC0–PTC4 | I <sub>PTC0-PTC4</sub> | ± 25 | mA | | Maximum current into V <sub>DD</sub> | I <sub>mvdd</sub> | 150 | mA | | Maximum current out of V <sub>SS</sub> | I <sub>mvss</sub> | 150 | mA | | Storage temperature | T <sub>stg</sub> | -55 to +150 | °C | Note: ### NOTE: This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. For proper operation, it is recommended that $V_{ln}$ and $V_{Out}$ be constrained to the range $V_{SS} \leq (V_{ln} \text{ or } V_{Out}) \leq V_{DD}$ . Reliability of operation is enhanced if unused inputs are connected to an appropriate logic voltage level (for example, either $V_{SS}$ or $V_{DD}$ ). <sup>1.</sup> Voltages referenced to V<sub>SS</sub> ## 23.4 Functional Operating Range | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|----------------------|------| | Operating temperature range | T <sub>A</sub> | -40 to +85 | °C | | Operating voltage range | V <sub>DD</sub> | 3.0 ±10%<br>5.0 ±10% | V | ## 23.5 Thermal Characteristics | Characteristic | Symbol | Value | Unit | |----------------------------------------------------------------|-------------------|--------------------------------------------------------------------------|------| | Thermal resistance<br>40-pin PDIP<br>42-pin SDIP<br>44-pin QFP | $\theta_{\sf JA}$ | 60<br>60<br>95 | °C/W | | I/O pin power dissipation | P <sub>I/O</sub> | User determined | W | | Power dissipation <sup>(1)</sup> | P <sub>D</sub> | $P_D = (I_{DD} \times V_{DD}) + P_{I/O} = K/(T_J + 273 ^{\circ}C)$ | w | | Constant <sup>(2)</sup> | К | $P_{D} \times (T_{A} + 273 \text{ °C})$ $+ P_{D}^{2} \times \theta_{JA}$ | W/°C | | Average junction temperature | T <sub>J</sub> | $T_A + (P_D \times \theta_{JA})$ | °C | Power dissipation is a function of temperature. K is a constant unique to the device. K can be determined for a known T<sub>A</sub> and measured P<sub>D</sub>. With this value of K, P<sub>D</sub> and T<sub>J</sub> can be determined for any value of T<sub>A</sub>. ## 23.6 5.0-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------|-------------------------------|----------------------------| | Output high voltage (I <sub>Load</sub> = -2.0 mA) all I/O pins (I <sub>Load</sub> = -10.0 mA) all I/O pins (I <sub>Load</sub> = -10.0 mA) pins PTC0-PTC4 only Maximum combined I <sub>OH</sub> for port C, port E, | V <sub>OH</sub><br>V <sub>OH</sub><br>V <sub>OH</sub><br>I <sub>OH1</sub> | V <sub>DD</sub> - 0.8<br>V <sub>DD</sub> - 1.5<br>V <sub>DD</sub> - 0.8 | _<br>_<br>_<br>_ | —<br>—<br>—<br>50 | V<br>V<br>V<br>mA | | port PTD0-PTD3 Maximum combined I <sub>OH</sub> for port PTD4-PTD7, port A, port B Maximum total I <sub>OH</sub> for all port pins | I <sub>OH2</sub> | _<br>_ | _<br>_ | 50<br>100 | mA<br>mA | | Output low voltage (I <sub>Load</sub> = 1.6 mA) all I/O pins (I <sub>Load</sub> = 10 mA) all I/O pins (I <sub>Load</sub> = 15 mA) pins PTC0–PTC4 only Maximum combined I <sub>OL</sub> for port C, port E, port PTD0–PTD3 Maximum combined I <sub>OL</sub> for port PTD4–PTD7, port A, port B Maximum total I <sub>OL</sub> for all port pins | V <sub>OL</sub><br>V <sub>OL</sub><br>V <sub>OL</sub><br>I <sub>OL1</sub> | -<br>-<br>-<br>- | <br> -<br> -<br> -<br> - | 0.4<br>1.5<br>1.0<br>50<br>50 | V<br>V<br>V<br>mA<br>mA | | Input high voltage All ports, IRQ, RST, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage All ports, IRQ, RST, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.2 \times V_{DD}$ | V | | V <sub>DD</sub> supply current Run <sup>(3)</sup> Wait <sup>(4)</sup> Stop <sup>(5)</sup> | I <sub>DD</sub> | | 15<br>4 | 20<br>8 | mA<br>mA | | 25 °C<br>25 °C with TBM enabled <sup>(6)</sup><br>25 °C with LVI and TBM enabled <sup>(6)</sup><br>-40 °C to 85 °C with TBM enabled <sup>(6)</sup><br>-40 °C to 85 °C with LVI and TBM enabled <sup>(6)</sup> | טטי | -<br>-<br>-<br>- | 3<br>20<br>300<br>50<br>500 | | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | I/O ports Hi-Z leakage current <sup>(7)</sup> | I <sub>IL</sub> | _ | _ | ±10 | μΑ | | Input current | I <sub>In</sub> | _ | _ | ±1 | μΑ | | Pullup resistors (as input only) Ports PTA7/KBD7-PTA0/KBD0, PTC6-PTC0, PTD7/T2CH1-PTD0/SS | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | Capacitance Ports (as input or output) | C <sub>Out</sub><br>C <sub>In</sub> | | _<br>_ | 12<br>8 | pF | | Monitor mode entry voltage | V <sub>TST</sub> | V <sub>DD</sub> + 2.5 | _ | 9 | V | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |----------------------------------------------------------------------------------|---------------------|-------|--------------------|------|------| | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | 3.90 | 4.25 | 4.50 | V | | Low-voltage inhibit, trip rising voltage | V <sub>TRIPR</sub> | 4.20 | 4.35 | 4.60 | V | | Low-voltage inhibit reset/recover hysteresis $(V_{TRIPF} + V_{HYS} = V_{TRIPR})$ | V <sub>HYS</sub> | _ | 100 | _ | mV | | POR rearm voltage <sup>(8)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR reset voltage <sup>(9)</sup> | V <sub>PORRST</sub> | 0 | 700 | 800 | mV | | POR rise time ramp rate <sup>(10)</sup> | R <sub>POR</sub> | 0.035 | _ | _ | V/ms | - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 32.8 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled. - 4. Wait $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 32.8 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait I<sub>DD</sub>. Measured with PLL and LVI enabled. - 5. Stop $I_{DD}$ is measured with OSC1 = $V_{SS}$ . - 6. Stop I<sub>DD</sub> with TBM enabled is measured using an external square wave clock source (f<sub>OSC</sub> = 32.8 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. All inputs configured as inputs. - 7. Pullups and pulldowns are disabled. Port B leakage is specified in 23.13 ADC Characteristics. - 8. Maximum is highest voltage that POR is guaranteed. - 9. Maximum is highest voltage that POR is possible. - 10. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached. ## 23.7 3.0-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------|-------------------------------|----------------------------| | Output high voltage (I <sub>Load</sub> = -0.6 mA) all I/O pins (I <sub>Load</sub> = -4.0 mA) all I/O pins (I <sub>Load</sub> = -4.0 mA) pins PTC0-PTC4 only | V <sub>OH</sub><br>V <sub>OH</sub><br>V <sub>OH</sub> | V <sub>DD</sub> - 0.3<br>V <sub>DD</sub> - 1.0<br>V <sub>DD</sub> - 0.5 | _<br>_<br>_ | _<br>_<br>_ | V<br>V | | Maximum combined I <sub>OH</sub> for port C, port E, port PTD0-PTD3 | I <sub>OH1</sub> | _ | _ | 30 | mA | | Maximum combined I <sub>OH</sub> for port PTD4–PTD7,<br>port A, port B<br>Maximum total I <sub>OH</sub> for all port pins | I <sub>OH2</sub><br>I <sub>OHT</sub> | _ | _ | 30<br>60 | mA<br>mA | | Output low voltage (I <sub>Load</sub> = 0.5 mA) all I/O pins (I <sub>Load</sub> = 6.0 mA) all I/O pins (I <sub>Load</sub> = 10.0 mA) pins PTC0–PTC4 only Maximum combined I <sub>OL</sub> for port C, port E, port PTD0–PTD3 Maximum combined I <sub>OL</sub> for port PTD4–PTD7, port A, port B Maximum total I <sub>OL</sub> for all port pins | V <sub>OL</sub><br>V <sub>OL</sub><br>V <sub>OL</sub><br>I <sub>OL1</sub> | -<br>-<br>-<br>- | <br> -<br> -<br> -<br> - | 0.3<br>1.0<br>0.8<br>30<br>30 | V<br>V<br>V<br>mA<br>mA | | Input high voltage All ports, IRQ, RST, OSC1 | V <sub>IH</sub> | $0.7 \times V_{DD}$ | _ | V <sub>DD</sub> | V | | Input low voltage All ports, IRQ, RST, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | $0.3 \times V_{DD}$ | V | | V <sub>DD</sub> supply current<br>Run <sup>(3)</sup><br>Wait <sup>(4)</sup> | | | 4.5<br>1.65 | 8<br>4 | mA<br>mA | | Stop <sup>(5)</sup> 25 °C 25 °C with TBM enabled <sup>(6)</sup> 25 °C with LVI and TBM enabled <sup>(6)</sup> -40 °C to 85 °C with TBM enabled <sup>(6)</sup> -40 °C to 85 °C with LVI and TBM enabled <sup>(6)</sup> | I <sub>DD</sub> | _<br>_<br>_<br>_<br>_ | 2<br>12<br>200<br>30<br>300 | <br> -<br> -<br> - | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | I/O ports Hi-Z leakage current <sup>(7)</sup> | I₁∟ | _ | _ | ±10 | μΑ | | Input current | I <sub>In</sub> | _ | _ | ±1 | μΑ | | Pullup resistors (as input only) Ports PTA7/KBD7-PTA0/KBD0, PTC6-PTC0, PTD7/T2CH1-PTD0/SS | R <sub>PU</sub> | 20 | 45 | 65 | kΩ | | Capacitance Ports (as input or output) | C <sub>Out</sub><br>C <sub>In</sub> | | _<br>_ | 12<br>8 | pF | | Monitor mode entry voltage | V <sub>TST</sub> | V <sub>DD</sub> + 2.5 | _ | 9 | V | **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |------------------------------------------------------------------------------------------------------------|---------------------|------|--------------------|------|------| | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | 2.45 | 2.60 | 2.70 | ٧ | | Low-voltage inhibit, trip rising voltage | V <sub>TRIPR</sub> | 2.55 | 2.66 | 2.80 | ٧ | | Low-voltage inhibit reset/recover hysteresis (V <sub>TRIPF</sub> + V <sub>HYS</sub> = V <sub>TRIPR</sub> ) | V <sub>HYS</sub> | _ | 60 | _ | mV | | POR rearm voltage <sup>(8)</sup> | V <sub>POR</sub> | 0 | _ | 100 | mV | | POR reset voltage <sup>(9)</sup> | V <sub>PORRST</sub> | 0 | 700 | 800 | mV | | POR rise time ramp rate <sup>(10)</sup> | R <sub>POR</sub> | 0.02 | _ | _ | V/ms | - 1. $V_{DD}$ = 3.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) $I_{DD}$ measured using external square wave clock source ( $f_{OSC} = 16.4$ MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled. - 4. Wait $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 16.4 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait $I_{DD}$ . Measured with PLL and $L\overline{V}I$ enabled. - 5. Stop $I_{DD}$ is measured with OSC1 = $V_{SS}$ . - 6. Stop I<sub>DD</sub> with TBM enabled is measured using an external square wave clock source (f<sub>OSC</sub> = 16.4 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. All inputs configured as inputs. - 7. Pullups and pulldowns are disabled. - 8. Maximum is highest voltage that POR is guaranteed. - 9. Maximum is highest voltage that POR is possible. - 10. If minimum V<sub>DD</sub> is not reached before the internal POR reset is released, RST must be driven low externally until minimum V<sub>DD</sub> is reached. ## 23.8 5.0-V Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------|-------------------------------------|-------------------------|-------------|------------------------| | Frequency of operation <sup>(2)</sup> Crystal option External clock option <sup>(3)</sup> | f <sub>OSC</sub> | 32<br>dc <sup>(4)</sup> | 100<br>32.8 | kHz<br>MHz | | Internal operating frequency | f <sub>OP</sub> (f <sub>BUS</sub> ) | _ | 8.2 | MHz | | Internal clock period (1/f <sub>OP</sub> ) | t <sub>CYC</sub> | 122 | _ | ns | | RST input pulse width low <sup>(5)</sup> | t <sub>IRL</sub> | 50 | _ | ns | | IRQ interrupt pulse width low <sup>(6)</sup> (edge-triggered) | t <sub>ILIH</sub> | 50 | _ | ns | | IRQ interrupt pulse period | t <sub>ILIL</sub> | Note 8 | _ | t <sub>CYC</sub> | | 16-bit timer <sup>(7)</sup> Input capture pulse width Input capture period | t <sub>TH,</sub> t <sub>TL</sub> | Note 8 | _<br>_ | ns<br>t <sub>CYC</sub> | - 1. V<sub>SS</sub> = 0 Vdc; timing shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub> unless otherwise noted. 2. See **23.17 Clock Generation Module Characteristics** for more information. 3. No more than 10% duty cycle deviation from 50% - 4. Some modules may require a minimum frequency greater than dc for proper operation. See appropriate table for this information. - 5. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. - 6. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized. - 7. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized. - 8. The minimum period, $t_{\text{ILIL}}$ or $t_{\text{TLTL}}$ , should not be less than the number of cycles it takes to execute the interrupt service routine plus t<sub>CYC</sub>. ## 23.9 3.0-V Control Timing | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------|-------------------------------------|-------------------------|-------------|------------------------| | Frequency of operation <sup>(2)</sup> Crystal option External clock option <sup>(3)</sup> | f <sub>OSC</sub> | 32<br>dc <sup>(4)</sup> | 100<br>16.4 | kHz<br>MHz | | Internal operating frequency | f <sub>OP</sub> (f <sub>BUS</sub> ) | _ | 4.1 | MHz | | Internal clock period (1/f <sub>OP</sub> ) | t <sub>CYC</sub> | 244 | _ | ns | | RST input pulse width low <sup>(5)</sup> | t <sub>IRL</sub> | 125 | _ | ns | | IRQ interrupt pulse width low <sup>(6)</sup> (edge-triggered) | t <sub>ILIH</sub> | 125 | _ | ns | | IRQ interrupt pulse period | t <sub>ILIL</sub> | Note 8 | _ | t <sub>CYC</sub> | | 16-bit timer <sup>(7)</sup> Input capture pulse width Input capture period | t <sub>TH,</sub> t <sub>TL</sub> | Note 8 | _<br>_ | ns<br>t <sub>CYC</sub> | - V<sub>SS</sub> = 0 Vdc; timing shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub> unless otherwise noted. See 23.17 Clock Generation Module Characteristics for more information. No more than 10% duty cycle deviation from 50% - 4. Some modules may require a minimum frequency greater than dc for proper operation. See appropriate table for this information. - 5. Minimum pulse width reset is guaranteed to be recognized. It is possible for a smaller pulse width to cause a reset. - 6. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized. - 7. Minimum pulse width is for guaranteed interrupt. It is possible for a smaller pulse width to be recognized. - 8. The minimum period, $t_{\text{ILIL}}$ or $t_{\text{TLTL}}$ , should not be less than the number of cycles it takes to execute the interrupt service routine plus t<sub>CYC</sub>. ## 23.10 Output High-Voltage Characteristics $V_{OH} > V_{DD}$ -0.8 V @ $I_{OH}$ = -2.0 mA $V_{OH} > V_{DD}$ -1.5 V @ $I_{OH}$ = -10.0 mA Figure 23-1. Typical High-Side Driver Characteristics – Port PTA7–PTA0 (V<sub>DD</sub> = 4.5 Vdc) $$\begin{split} V_{OH} &> V_{DD} - 0.3 \ V \ @ \ I_{OH} = -0.6 \ mA \\ V_{OH} &> V_{DD} - 1.0 \ V \ @ \ I_{OH} = -4.0 \ mA \end{split}$$ Figure 23-2. Typical High-Side Driver Characteristics – Port PTA7–PTA0 ( $V_{DD}$ = 2.7 Vdc) $V_{OH} > V_{DD} - 0.8 \text{ V } @ I_{OH} = -10.0 \text{ mA}$ Figure 23-3. Typical High-Side Driver Characteristics – Port PTC4–PTC0 ( $V_{DD}$ = 4.5 Vdc) $V_{OH} > V_{DD} - 0.5 V @ I_{OH} = -4.0 mA$ Figure 23-4. Typical High-Side Driver Characteristics – Port PTC4–PTC0 (V<sub>DD</sub> = 2.7 Vdc) $V_{OH} > V_{DD} - 0.8 \text{ V } @ I_{OH} = -2.0 \text{ mA}$ $V_{OH} > V_{DD} - 1.5 \text{ V } @ I_{OH} = -10.0 \text{ mA}$ Figure 23-5. Typical High-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, PTD7–PTD0, and PTE1–PTE0 (V<sub>DD</sub> = 5.5 Vdc) $V_{OH} > V_{DD} - 0.3 \text{ V } @ I_{OH} = -0.6 \text{ mA}$ $V_{OH} > V_{DD} - 1.0 \text{ V } @ I_{OH} = -4.0 \text{ mA}$ Figure 23-6. Typical High-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, PTD7–PTD0, and PTE1–PTE0 ( $V_{\rm DD}$ = 2.7 Vdc) ## 23.11 Output Low-Voltage Characteristics $V_{OL} < 0.4 \ V \ @ \ I_{OL} = 1.6 \ mA$ $V_{OL} < 1.5 \ V \ @ \ I_{OL} = 10.0 \ mA$ Figure 23-7. Typical Low-Side Driver Characteristics – Port PTA7–PTA0 ( $V_{DD} = 5.5 \text{ Vdc}$ ) $V_{OL}$ < 0.3 V @ $I_{OL}$ = 0.5 mA $V_{OL}$ < 1.0 V @ $I_{OL}$ = 6.0 mA Figure 23-8. Typical Low-Side Driver Characteristics – Port PTA7–PTA0 (V<sub>DD</sub> = 2.7 Vdc) $V_{OL}$ < 1.0 V @ $I_{OL}$ = 15 mA Figure 23-9. Typical Low-Side Driver Characteristics – Port PTC4–PTC0 (V<sub>DD</sub> = 4.5 Vdc) $V_{OL}$ < 0.8 V @ $I_{OL}$ = 10 mA Figure 23-10. Typical Low-Side Driver Characteristics – Port PTC4-PTC0 ( $V_{DD}$ = 2.7 Vdc) $V_{OL} < 0.4 \ V \ @ \ I_{OL} = 1.6 \ mA$ $V_{OL} < 1.5 \ V \ @ \ I_{OL} = 10.0 \ mA$ Figure 23-11. Typical Low-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, PTD7–PTD0, and PTE1–PTE0 (V<sub>DD</sub> = 5.5 Vdc) $V_{OL} < 0.3 \ V @ I_{OL} = 0.5 \ mA$ $V_{OL} < 1.0 \ V @ I_{OL} = 6.0 \ mA$ Figure 23-12. Typical Low-Side Driver Characteristics – Ports PTB7–PTB0, PTC6–PTC5, PTD7–PTD0, and PTE1–PTE0 (V<sub>DD</sub> = 2.7 Vdc) ## 23.12 Typical Supply Currents Figure 23-13. Typical Operating I<sub>DD</sub>, with All Modules Turned On (–40 $^{\circ}$ C to 85 $^{\circ}$ C) Figure 23-14. Typical Wait Mode $I_{DD}$ , with all Modules Disabled (-40 $^{\circ}$ C to 85 $^{\circ}$ C) Figure 23-15. Typical Stop Mode I $_{DD}$ , with all Modules Disabled (–40 $^{\circ}$ C to 85 $^{\circ}$ C) ### 23.13 ADC Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Max | Unit | Comments | |------------------------------------------------------------------------------------------------------|-------------------|------------------------------|------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------| | Supply voltage | $V_{DDAD}$ | 2.7<br>(V <sub>DD</sub> min) | 5.5<br>(V <sub>DD</sub> max) | V | V <sub>DDAD</sub> should be tied to<br>the same potential as<br>V <sub>DD</sub> via separate<br>traces. | | Input voltages | V <sub>ADIN</sub> | 0 | $V_{DDAD}$ | V | V <sub>ADIN</sub> ≤ V <sub>REFH</sub> | | Resolution | B <sub>AD</sub> | 8 | 8 | Bits | | | Absolute accuracy<br>(V <sub>REFL</sub> = 0 V,<br>V <sub>REFH</sub> = V <sub>DDAD</sub> = 5 V ± 10%) | A <sub>AD</sub> | _ | ± 1 | LSB | Includes quantization | | ADC internal clock | f <sub>ADIC</sub> | 0.5 | 1.048 | MHz | t <sub>AIC</sub> = 1/f <sub>ADIC</sub> , tested<br>only at 1 MHz | | Conversion range | R <sub>AD</sub> | V <sub>REFL</sub> | V <sub>REFH</sub> | V | $V_{REFH} = V_{DDAD}$ $V_{REFL} = V_{SSAD}$ | | Power-up time | t <sub>ADPU</sub> | 16 | | t <sub>AIC</sub> cycles | | | Conversion time | t <sub>ADC</sub> | 16 | 17 | t <sub>AIC</sub> cycles | | | Sample time <sup>(2)</sup> | t <sub>ADS</sub> | 5 | _ | t <sub>AIC</sub> cycles | | | Zero input reading <sup>(3)</sup> | Z <sub>ADI</sub> | 00 | 01 | Hex | V <sub>IN</sub> = V <sub>REFL</sub> | | Full-scale reading <sup>(3)</sup> | F <sub>ADI</sub> | FE | FF | Hex | V <sub>IN</sub> = V <sub>REFH</sub> | | Input capacitance | C <sub>ADI</sub> | _ | (20) 8 | pF | Not tested | | Input leakage <sup>(4)</sup><br>Port B | _ | _ | ± 1 | μΑ | | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $V_{DDAD}$ = 5.0 Vdc $\pm$ 10%, $V_{SSAD}$ = 0 Vdc, $V_{REFH}$ = 5.0 Vdc $\pm$ 10%, $V_{REFL}$ = 0 2. Source impedances greater than 10 k $\Omega$ adversely affect internal RC charging time during input sampling. <sup>3.</sup> Zero-input/full-scale reading requires sufficient decoupling measures for accurate conversions. <sup>4.</sup> The external system error caused by input leakage current is approximately equal to the product of R source and input current. ## 23.14 5.0-V SPI Characteristics | Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup> | Symbol | Min | Max | Unit | |----------------------------------|----------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------|---------------------------------------|------------------| | | Operating frequency Master Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | f <sub>OP</sub> /128<br>dc | f <sub>OP</sub> /2<br>f <sub>OP</sub> | MHz<br>MHz | | 1 | Cycle time<br>Master<br>Slave | t <sub>CYC(M)</sub> t <sub>CYC(S)</sub> | 2<br>1 | 128<br>— | t <sub>CYC</sub> | | 2 | Enable lead time | t <sub>Lead(S)</sub> | 1 | _ | t <sub>CYC</sub> | | 3 | Enable lag time | t <sub>Lag(S)</sub> | 1 | _ | t <sub>CYC</sub> | | 4 | Clock (SPSCK) high time<br>Master<br>Slave | t <sub>SCKH(M)</sub> | t <sub>CYC</sub> –25<br>1/2 t <sub>CYC</sub> –25 | 64 t <sub>CYC</sub> | ns<br>ns | | 5 | Clock (SPSCK) low time<br>Master<br>Slave | t <sub>SCKL(M)</sub> | t <sub>CYC</sub> –25<br>1/2 t <sub>CYC</sub> –25 | 64 t <sub>CYC</sub> | ns<br>ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub> | 30<br>30 | | ns<br>ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub><br>t <sub>H(S)</sub> | 30<br>30 | | ns<br>ns | | 8 | Access time, slave <sup>(3)</sup> CPHA = 0 CPHA = 1 | t <sub>A(CP0)</sub><br>t <sub>A(CP1)</sub> | 0<br>0 | 40<br>40 | ns<br>ns | | 9 | Disable time, slave <sup>(4)</sup> | t <sub>DIS(S)</sub> | _ | 40 | ns | | 10 | Data valid time, after enable edge<br>Master<br>Slave <sup>(5)</sup> | t <sub>V(M)</sub><br>t <sub>V(S)</sub> | | 50<br>50 | ns<br>ns | | 11 | Data hold time, outputs, after enable edge<br>Master<br>Slave | t <sub>HO(M)</sub><br>t <sub>HO(S)</sub> | 0<br>0 | | ns<br>ns | - Numbers refer to dimensions in Figure 23-16 and Figure 23-17. All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless noted; 100 pF load on all SPI pins. Time to data active from high-impedance state Hold time to high-impedance state - 5. With 100 pF on all SPI pins ### 23.15 3.0-V SPI Characteristics | Diagram<br>Number <sup>(1)</sup> | Characteristic <sup>(2)</sup> | Symbol | Min | Max | Unit | |----------------------------------|----------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------|---------------------------------------|------------------| | | Operating frequency<br>Master<br>Slave | f <sub>OP(M)</sub><br>f <sub>OP(S)</sub> | f <sub>OP</sub> /128<br>dc | f <sub>OP</sub> /2<br>f <sub>OP</sub> | MHz<br>MHz | | 1 | Cycle time<br>Master<br>Slave | t <sub>CYC(M)</sub> t <sub>CYC(S)</sub> | 2<br>1 | 128<br>— | t <sub>CYC</sub> | | 2 | Enable lead time | t <sub>Lead(s)</sub> | 1 | _ | t <sub>CYC</sub> | | 3 | Enable lag time | t <sub>Lag(s)</sub> | 1 | _ | t <sub>CYC</sub> | | 4 | Clock (SPSCK) high time<br>Master<br>Slave | t <sub>SCKH(M)</sub> | t <sub>CYC</sub> -35<br>1/2 t <sub>CYC</sub> -35 | 64 t <sub>CYC</sub> | ns<br>ns | | 5 | Clock (SPSCK) low time<br>Master<br>Slave | t <sub>SCKL(M)</sub> | t <sub>CYC</sub> -35<br>1/2 t <sub>CYC</sub> -35 | 64 t <sub>CYC</sub> | ns<br>ns | | 6 | Data setup time (inputs) Master Slave | t <sub>SU(M)</sub><br>t <sub>SU(S)</sub> | 40<br>40 | | ns<br>ns | | 7 | Data hold time (inputs) Master Slave | t <sub>H(M)</sub><br>t <sub>H(S)</sub> | 40<br>40 | | ns<br>ns | | 8 | Access time, slave <sup>(3)</sup> CPHA = 0 CPHA = 1 | t <sub>A(CP0)</sub><br>t <sub>A(CP1)</sub> | 0<br>0 | 50<br>50 | ns<br>ns | | 9 | Disable time, slave <sup>(4)</sup> | t <sub>DIS(S)</sub> | _ | 50 | ns | | 10 | Data valid time, after enable edge<br>Master<br>Slave <sup>(5)</sup> | t <sub>V(M)</sub><br>t <sub>V(S)</sub> | | 60<br>60 | ns<br>ns | | 11 | Data hold time, outputs, after enable edge<br>Master<br>Slave | t <sub>HO(M)</sub><br>t <sub>HO(S)</sub> | 0<br>0 | | ns<br>ns | - Numbers refer to dimensions in Figure 23-16 and Figure 23-17. All timing is shown with respect to 20% V<sub>DD</sub> and 70% V<sub>DD</sub>, unless noted; 100 pF load on all SPI pins. Time to data active from high-impedance state Hold time to high-impedance state - 5. With 100 pF on all SPI pins Note: This first clock edge is generated internally, but is not seen at the SPSCK pin. ### a) SPI Master Timing (CPHA = 0) Note: This last clock edge is generated internally, but is not seen at the SPSCK pin. b) SPI Master Timing (CPHA = 1) Figure 23-16. SPI Master Timing **Technical Data** Note: Not defined but normally MSB of character just received ### a) SPI Slave Timing (CPHA = 0) Note: Not defined but normally LSB of character previously transmitted b) SPI Slave Timing (CPHA = 1) Figure 23-17. SPI Slave Timing ### 23.16 Timer Interface Module Characteristics | Characteristic | Symbol | Min | Max | Unit | |---------------------------|-------------------------------------|-----|-----|------------------| | Input capture pulse width | t <sub>TIH</sub> , t <sub>TIL</sub> | 1 | _ | t <sub>CYC</sub> | ## 23.17 Clock Generation Module Characteristics ## 23.17.1 CGM Component Specifications | Characteristic | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|----------------|-----|----------------------------|------|------| | External clock <sup>(1)</sup> | fXCLK | 30k | 32.768k | 1.5M | Hz | | Crystal load capacitance <sup>(2)</sup> | C <sub>L</sub> | _ | _ | _ | pF | | Crystal fixed capacitance <sup>(2)</sup> | C <sub>1</sub> | _ | 2 × C <sub>L</sub><br>(20) | _ | pF | | Crystal tuning capacitance <sup>(2)</sup> | C <sub>2</sub> | _ | 2 × C <sub>L</sub> (50) | _ | pF | | Feedback bias resistor | R <sub>B</sub> | _ | 10 | _ | MΩ | | Series resistor | R <sub>S</sub> | _ | 100 | _ | kΩ | <sup>1.</sup> When using crystals between 30kHz and 100kHz, use fundamental mode crystals only. <sup>2.</sup> Consult crystal manufacturer's data. # **Electrical Specifications** ## 23.17.2 CGM Electrical Specifications | Description | Symbol | Min | Тур | Max | Unit | |-------------------------------------------------------------|-------------------|--------|--------|-------------------------------------------------------|------| | Operating voltage | V <sub>DD</sub> | 2.7 | _ | 5.5 | V | | Operating temperature | Т | -40 | 25 | 85 | °C | | Reference frequency | f <sub>RDV</sub> | 30 | 32.768 | 100 | kHz | | Range nominal multiplier | f <sub>NOM</sub> | _ | 38.4 | _ | kHz | | VCO center-of-range frequency <sup>(1)</sup> | f <sub>VRS</sub> | 38.4 k | _ | 40.0 M | Hz | | Medium-voltage VCO center-of-range frequency <sup>(2)</sup> | f <sub>VRS</sub> | 38.4 k | _ | 40.0 M | Hz | | VCO range linear range multiplier | L | 1 | _ | 255 | | | VCO power-of-two range multiplier | 2 <sup>E</sup> | 1 | _ | 4 | | | VCO multiply factor | N | 1 | _ | 4095 | | | VCO prescale multiplier | 2 <sup>P</sup> | 1 | 1 | 8 | | | Reference divider factor | R | 1 | 1 | 15 | | | VCO operating frequency | f <sub>VCLK</sub> | 38.4 k | _ | 40.0 M | Hz | | Bus operating frequency <sup>(1)</sup> | f <sub>BUS</sub> | _ | _ | 8.2 | MHz | | Bus frequency @ medium voltage <sup>(2)</sup> | f <sub>BUS</sub> | _ | _ | 4.1 | MHz | | Manual acquisition time | t <sub>Lock</sub> | _ | _ | 50 | ms | | Automatic lock time | t <sub>Lock</sub> | _ | _ | 50 | ms | | PLL jitter <sup>(3)</sup> | f <sub>J</sub> | 0 | _ | f <sub>RCLK</sub> ×<br>0.025%<br>× 2 <sup>P</sup> N/4 | Hz | | External clock input frequency PLL disabled | f <sub>OSC</sub> | dc | _ | 32.8 M | Hz | | External clock input frequency PLL enabled | f <sub>OSC</sub> | 30 k | _ | 1.5 M | Hz | <sup>1. 5.0</sup> V $\pm$ 10% V<sub>DD</sub> 2. 3.0 V $\pm$ 10% V<sub>DD</sub> 3. Deviation of average bus frequency over 2 ms. N = VCO multiplier. ## 23.18 Memory Characteristics | Characteristic | Symbol | Min | Max | Unit | |--------------------------------------------|-----------------------------------|-----|------|--------| | RAM data retention voltage | $V_{RDR}$ | 1.3 | _ | V | | FLASH program bus clock frequency | _ | 1 | _ | MHz | | FLASH read bus clock frequency | f <sub>Read</sub> <sup>(1)</sup> | 8k | 8.4M | Hz | | FLASH page erase time | t <sub>Erase</sub> <sup>(2)</sup> | 1 | _ | ms | | FLASH mass erase time | t <sub>MErase</sub> (3) | 4 | _ | ms | | FLASH PGM/ERASE to HVEN set up time | t <sub>nvs</sub> | 10 | | μs | | FLASH high-voltage hold time | t <sub>nvh</sub> | 5 | _ | μs | | FLASH high-voltage hold time (mass erase) | t <sub>nvhl</sub> | 100 | _ | μs | | FLASH program hold time | t <sub>pgs</sub> | 5 | _ | μs | | FLASH program time | t <sub>PROG</sub> | 30 | 40 | μs | | FLASH return to read time | t <sub>rcv</sub> <sup>(4)</sup> | 1 | _ | μs | | FLASH cumulative program HV period | t <sub>HV</sub> <sup>(5)</sup> | _ | 4 | ms | | FLASH row erase endurance <sup>(6)</sup> | _ | 10k | _ | Cycles | | FLASH row program endurance <sup>(7)</sup> | _ | 10k | _ | Cycles | | FLASH data retention time <sup>(8)</sup> | _ | 10 | _ | Years | - 1. f<sub>Bead</sub> is defined as the frequency range for which the FLASH memory can be read. - 2. If the page erase time is longer than t<sub>Erase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 3. If the mass erase time is longer than t<sub>MErase</sub> (Min), there is no erase-disturb, but it reduces the endurance of the FLASH memory. - 4. t<sub>rcv</sub> is defined as the time it needs before the FLASH can be read after turning off the high voltage charge pump, by clearing HVEN to logic 0. - 5. $t_{HV}$ is defined as the cumulative high voltage programming time to the same row before next erase. $t_{HV}$ must satisfy this condition: $t_{nvs} + t_{nvh} + t_{pgs} + (t_{PROG} \times 64) \le t_{HV}$ max. - 6. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 7. The minimum row endurance value specifies each row of the FLASH memory is guaranteed to work for at least this many erase / program cycles. - 8. The FLASH is guaranteed to retain data over the entire operating temperature range for at least the minimum time specified. # Section 24. Mechanical Specifications ### 24.1 Contents | 24.2 | Introduction | .391 | |------|--------------------------------------------|------| | 24.3 | 40-Pin Plastic Dual In-Line Package (PDIP) | .392 | | 24.4 | 42-Pin Shrink Dual in-Line Package (SDIP) | .392 | | 24.5 | 44-Pin Plastic Quad Flat Pack (QFP) | 393 | ## 24.2 Introduction This section gives the dimensions for: - 40-pin plastic dual in-line package (case 711-03) - 42-pin shrink dual in-line package (case 858-01) - 44-pin plastic quad flat pack (case 824A-01) ## 24.3 40-Pin Plastic Dual In-Line Package (PDIP) ### NOTES: - POSITION TOLERANCE OF LEADS (D), SHALL BEWITHIN 0.25 (0.010) AT MAXIMUM MATERIAL CONDITIONS, IN RELATION TO SEATING PLANE AND EACH OTHER. 2. DIMENSION L TO CENTER OF LEADS WHEN - FORMED PARALLEL. - 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 51.69 | 52.45 | 2.035 | 2.065 | | В | 13.72 | 14.22 | 0.540 | 0.560 | | С | 3.94 | 5.08 | 0.155 | 0.200 | | D | 0.36 | 0.56 | 0.014 | 0.022 | | F | 1.02 | 1.52 | 0.040 | 0.060 | | G | 2.54 | BSC | 0.100 | ) BSC | | Н | 1.65 | 2.16 | 0.065 | 0.085 | | J | 0.20 | 0.38 | 0.008 | 0.015 | | K | 2.92 | 3.43 | 0.115 | 0.135 | | L | 15.24 | BSC | 0.600 BSC | | | M | 0° | 1° | 0° | 1° | | N | 0.51 | 1.02 | 0.020 | 0.040 | ## 24.4 42-Pin Shrink Dual in-Line Package (SDIP) ### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14-5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL. 4. DIMENSIONS A AND B DO NOT INCLUDE MOLD FLASH. MAXIMUM MOLD FLASH 0.25 (0.010). | | INC | HES | MILLIN | IETERS | |-----|-------|-------|-----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.435 | 1.465 | 36.45 | 37.21 | | В | 0.540 | 0.560 | 13.72 | 14.22 | | С | 0.155 | 0.200 | 3.94 | 5.08 | | D | 0.014 | 0.022 | 0.36 | 0.56 | | F | 0.032 | 0.046 | 0.81 | 1.17 | | G | 0.070 | BSC | 1.778 | BSC | | Н | 0.300 | BSC | 7.62 | BSC | | J | 0.008 | 0.015 | 0.20 | 0.38 | | K | 0.115 | 0.135 | 2.92 | 3.43 | | L | 0.600 | BSC | 15.24 BSC | | | М | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.02 | ### 24.5 44-Pin Plastic Quad Flat Pack (QFP) ### **DETAIL A** SECTION B-B ### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DATUM PLANE -H- IS LOCATED AT BOTTOM OF LEAD AND IS COINCIDENT WITH THE LEAD WHERE THE LEAD EXITS THE PLASTIC BODY AT THE CONTRAL OF THE PARTIMENT LINE. - BOTTOM OF THE PARTING LINE. 4. DATUMS -A-, -B- AND -D- TO BE DETERMINED AT DATUM PLANE -H-. 5. DIMENSIONS S AND V TO BE DETERMINED AT - SEATING PLANE -C-. 6. DIMENSIONS A AND B DO NOT INCLUDE MOLD - PROTRUSION. ALLOWABLE PROTRUSION IS 0.25 (0.010) PER SIDE. DIMENSIONS A AND B DO INCLUDE MOLD MISMATCH AND ARE DETERMINED - AT DATUM PLANE -H-. 7. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION. SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. DAMBAR CANNOT BE LOCATED ON THE LOWER RADIUS OR THE FOOT. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 9.90 | 10.10 | 0.390 | 0.398 | | В | 9.90 | 10.10 | 0.390 | 0.398 | | С | 2.10 | 2.45 | 0.083 | 0.096 | | D | 0.30 | 0.45 | 0.012 | 0.018 | | E | 2.00 | 2.10 | 0.079 | 0.083 | | F | 0.30 | 0.40 | 0.012 | 0.016 | | G | 0.80 | BSC | 0.031 | BSC | | Н | _ | 0.25 | _ | 0.010 | | J | 0.13 | 0.23 | 0.005 | 0.009 | | K | 0.65 | 0.95 | 0.026 | 0.037 | | L | 8.00 | REF | 0.315 | REF | | M | 5° | 10° | 5° | 10° | | N | 0.13 | 0.17 | 0.005 | 0.007 | | Q | 0° | 7° | 0° | 7° | | R | 0.13 | 0.30 | 0.005 | 0.012 | | S | 12.95 | 13.45 | 0.510 | 0.530 | | Т | 0.13 | _ | 0.005 | _ | | U | 0° | _ | 0° | _ | | ٧ | 12.95 | 13.45 | 0.510 | 0.530 | | W | 0.40 | _ | 0.016 | _ | | Х | 1.61 | REF | 0.063 | REF | MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** # Section 25. Ordering Information ### 25.1 Contents | 25.2 | Introduction | 395 | |------|------------------|-----| | )E 0 | MC Order Numbers | 205 | # 25.2 Introduction This section contains ordering numbers for the MC68HC908GP32. ### 25.3 MC Order Numbers **Table 25-1. MC Order Numbers** | MC order number | Operating temperature range | Package | |------------------|-----------------------------|-------------| | MC68HC908GP32CP | −40 °C to +85 °C | 40-pin PDIP | | MC68HC908GP32CB | −40 °C to +85 °C | 42-pin SDIP | | MC68HC908GP32CFB | −40 °C to +85 °C | 44-pin QFP | # Appendix A. MC68HC08GP32 ## A.1 Contents | A.2 | Introduction | |-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A.3 | MCU Block Diagram | | <b>A.4</b> | Memory Map | | A.5 | Mask Option Registers | | A.6 | Reserved Registers402 | | <b>A.7</b> | Monitor ROM | | A.8<br>A.8.1<br>A.8.2<br>A.8.3<br>A.8.4 | Electrical Specifications.403Functional Operating Range.4035.0-V DC Electrical Characteristics.4033.0-V DC Electrical Characteristics.404Memory Characteristics.405 | | <b>A</b> .9 | ROM MC Order Numbers 406 | ### A.2 Introduction This section introduces the MC68HC08GP32, the ROM part equivalent to the MC68HC908GP32. The entire data book apply to this ROM device, with exceptions outlined in this appendix. Table A-1. Summary of MC68HC08GP32 and MC68HC908GP32 differences | | MC68HC08GP32 | MC68HC908GP32 | |--------------------------------|-----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------| | Memory (\$8000-\$FDFF) | 32,256 bytes ROM | 32,256 bytes FLASH | | User vectors (\$FFDC-\$FFFF) | 36 bytes ROM | 36 bytes FLASH | | Registers at \$001E and \$001F | Mask option registers;<br>defined by mask; read only.<br>\$001E — MOR2<br>\$001F — MOR1 | Configuration registers; write once after reset. \$001E — CONFIG2 \$001F — CONFIG1 | | Registers at \$FE08 and \$FF7E | Not used;<br>locations are reserved | FLASH related registers.<br>\$FE08 — FLCR<br>\$FF7E — FLBPR | | Bit 2 at \$FE01 | Not used;<br>bit is reserved | MODRST: monitor mode entry by blank reset vector bit. | | Monitor ROM (\$FE20-\$FF52) | Used for testing purposes only. | Used for testing and FLASH programming/erasing. | | Available Packages | 42-pin SDIP<br>44-pin QFP | 40-pin PDIP<br>42-pin SDIP<br>44-pin QFP | # A.3 MCU Block Diagram Figure A-1 shows the block diagram of the MC68HC08GP32. MC68HC908GP32•MC68HC08GP32 Rev. Figure A-1. MC68HC08GP32 Block Diagram # A.4 Memory Map The MC68HC08GP32 has 32,256 bytes of user ROM from \$8000 to \$FDFF, and 36 bytes of user ROM vectors from \$FFDC to \$FFFF. On the MC68HC908GP32, these memory locations are FLASH memory. **Figure A-2** shows the memory map of the MC68HC08GP32. Figure A-2. MC68HC08GP32 Memory Map Figure A-2. MC68HC08GP32 Memory Map (Continued) # A.5 Mask Option Registers The two mask option registers at \$001E and \$001F (see Figure A-3 and Figure A-4) are read-only registers. They are defined by mask options (hard-wired connections) specified at the same time as the ROM code submission. On the MC68HC908GP32, these two registers are called configuration registers (CONFIG2 and CONFIG1). Figure A-3. Mask Option Register 2 (MOR2) Figure A-4. Mask Option Register 1 (MOR1) The bit functions for these two registers are the same as the configuration registers in MC68HC908GP32 (see Section 8. Configuration Register (CONFIG)). # A.6 Reserved Registers The two registers at \$FE08 and \$FF7E are reserved locations on the MC68HC08GP32. On the MC68HC908GP32, these two locations are the FLASH control register and the FLASH block protect register respectively. ### A.7 Monitor ROM The monitor program (monitor ROM, \$FE20-\$FF52) on the MC68HC08GP32 is for device testing only. The monitor mode entry by blank reset vector bit, MODRST bit (bit 2 at \$FE01), is not used in the ROM device — the reset vector will always contain data in the MC68HC08GP32. **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 # A.8 Electrical Specifications Electrical specifications for the MC68HC908GP32 apply to the MC68HC08GP32, except for the parameters indicated below. ### A.8.1 Functional Operating Range | Characteristic | Symbol | Value | | | Unit | |-----------------------------|-----------------|----------------------|----------------------|---------------|------| | Operating temperature range | T <sub>A</sub> | С | V | М | °C | | Operating temperature range | 'A<br> | -40 to +85 | -40 to +105 | -40 to +125 | | | Operating voltage range | V <sub>DD</sub> | 3V ± 10%<br>5V ± 10% | 3V ± 10%<br>5V ± 10% | —<br>5V ± 10% | V | ### A.8.2 5.0-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Тур <sup>(2)</sup> | Max | Unit | |----------------------------------------------------------------------------------|--------------------|------|--------------------|------|------| | V <sub>DD</sub> supply current<br>Run <sup>(3)</sup> | | _ | 15 | 20 | mA | | Wait <sup>(4)</sup><br>Stop <sup>(5)</sup> | | _ | 4 | 8 | mA | | 25 °C | | _ | 2 | _ | μΑ | | 25 °C with TBM enabled <sup>(6)</sup> | I <sub>DD</sub> | | 20 | _ | μΑ | | 25 °C with LVI and TBM enabled <sup>(6)</sup> | | _ | 300 | _ | μΑ | | –40 °C to 125 °C | | | _ | 35 | μΑ | | -40 °C to 85 °C with TBM enabled <sup>(6)</sup> | | _ | 50 | _ | μΑ | | –40 °C to 85 °C with LVI and TBM enabled <sup>(6)</sup> | | _ | 500 | _ | μΑ | | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | 3.90 | 4.25 | 4.50 | V | | Low-voltage inhibit, trip rising voltage | V <sub>TRIPR</sub> | 4.00 | 4.35 | 4.60 | V | | Low-voltage inhibit reset/recover hysteresis $(V_{TRIPF} + V_{HYS} = V_{TRIPR})$ | V <sub>HYS</sub> | _ | 100 | _ | mV | #### Notes: - 1. $V_{DD}$ = 5.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted - 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 32.8 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. C<sub>L</sub> = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled. - 4. Wait $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 32.8 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. $C_L$ = 20 pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait $I_{DD}$ . Measured with PLL and LVI enabled. - 5. Stop $I_{DD}$ is measured with OSC1 = $V_{SS}$ . - Stop I<sub>DD</sub> with TBM enabled is measured using an external square wave clock source (f<sub>OSC</sub> = 32.8 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. All inputs configured as inputs. ### MC68HC908GP32•MC68HC08GP32 — Rev. 6 **Technical Data** ### A.8.3 3.0-V DC Electrical Characteristics | Characteristic <sup>(1)</sup> | Symbol | Min | Typ <sup>(2)</sup> | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------|---------------------------------------|--------|----------------------------------| | V <sub>DD</sub> supply current Run <sup>(3)</sup> Wait <sup>(4)</sup> Stop <sup>(5)</sup> | | | 5.2<br>1.65 | 8<br>4 | mA<br>mA | | 25 °C 25 °C with TBM enabled <sup>(6)</sup> 25 °C with TBM enabled <sup>(7)</sup> 25 °C with LVI and TBM enabled <sup>(6)</sup> -40 °C to 85 °C -40 °C to 85 °C with TBM enabled <sup>(7)</sup> -40 °C to 85 °C with LVI and TBM enabled <sup>(6)</sup> | I <sub>DD</sub> | | 1<br>12<br>25<br>200<br>—<br>—<br>300 | | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | Low-voltage inhibit, trip falling voltage | V <sub>TRIPF</sub> | 2.45 | 2.60 | 2.70 | V | | Low-voltage inhibit, trip rising voltage | V <sub>TRIPR</sub> | 2.50 | 2.66 | 2.80 | V | | Low-voltage inhibit reset/recover hysteresis $(V_{TRIPF} + V_{HYS} = V_{TRIPR})$ | V <sub>HYS</sub> | _ | 60 | _ | mV | #### Notes: - 1. $V_{DD}$ = 3.0 Vdc $\pm$ 10%, $V_{SS}$ = 0 Vdc, $T_A$ = $T_L$ to $T_H$ , unless otherwise noted - 2. Typical values reflect average measurements at midpoint of voltage range, 25 °C only. - 3. Run (operating) I<sub>DD</sub> measured using external square wave clock source (f<sub>OSC</sub> = 16.4 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects run I<sub>DD</sub>. Measured with all modules enabled. - 4. Wait $I_{DD}$ measured using external square wave clock source ( $f_{OSC}$ = 16.4 MHz). All inputs 0.2 V from rail. No dc loads. Less than 100 pF on all outputs. $C_L = 20$ pF on OSC2. All ports configured as inputs. OSC2 capacitance linearly affects wait $I_{DD}$ . Measured with PLL and LVI enabled. - 5. Stop $I_{DD}$ is measured with OSC1 = $V_{SS}$ . 6. Stop $I_{DD}$ with TBM enabled is measured using an external square wave clock source ( $f_{OSC}$ = 16.4 MHz). All inputs 0.2V from rail. No dc loads. Less than 100 pF on all outputs. All inputs configured as inputs. - 7. Measured with TBM enabled using 32kHz crystal. Figure A-5. Typical Operating I<sub>DD</sub> **Technical Data** MC68HC908GP32•MC68HC08GP32 — Rev. 6 Figure A-6. Typical Wait Mode $I_{DD}$ Figure A-7. Typical Stop Mode $I_{\rm DD}$ # A.8.4 Memory Characteristics | Characteristic | Symbol | Min | Max | Unit | |----------------------------|-----------|-----|-----|------| | RAM data retention voltage | $V_{RDR}$ | 1.3 | _ | V | Notes: Since MC68HC08GP32 is a ROM device, FLASH memory electrical characteristics do not apply. ## A.9 ROM MC Order Numbers These part numbers are generic numbers only. To place an order, ROM code must be submitted to the ROM Processing Center (RPC). **Table A-2. ROM MC Order Numbers** | MC order number | Operating temperature range | Package | |--------------------------------|-----------------------------|-------------| | MC68HC08GP32CB | −40 °C to +85 °C | | | MC68HC08GP32VB | −40 °C to +105 °C | 42-pin SDIP | | MC68HC08GP32MB <sup>(1)</sup> | −40 °C to +125 °C | | | MC68HC08GP32CFB | −40 °C to +85 °C | | | MC68HC08GP32VFB | −40 °C to +105 °C | 44-pin QFP | | MC68HC08GP32MFB <sup>(1)</sup> | −40 °C to +125 °C | | #### Notes: 1. Temperature grade "M" is available for 5V operating voltage only. #### **HOW TO REACH US:** #### USA/EUROPE/LOCATIONS NOT LISTED: Motorola Literature Distribution; P.O. Box 5405, Denver, Colorado 80217 1-303-675-2140 or 1-800-441-2447 #### JAPAN: Motorola Japan Ltd.; SPS, Technical Information Center, 3-20-1, Minami-Azabu Minato-ku, Tokyo 106-8573 Japan 81-3-3440-3569 ### ASIA/PACIFIC: Motorola Semiconductors H.K. Ltd.; Silicon Harbour Centre, 2 Dai King Street, Tai Po Industrial Estate, Tai Po, N.T., Hong Kong 852-26668334 #### **TECHNICAL INFORMATION CENTER:** 1-800-521-6274 HOME PAGE: http://motorola.com/semiconductors Information in this document is provided solely to enable system and software implementers to use Motorola products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Motorola reserves the right to make changes without further notice to any products herein. Motorola makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Motorola assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Motorola data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Motorola does not convey any license under its patent rights nor the rights of others. Motorola products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Motorola product could create a situation where personal injury or death may occur. Should Buyer purchase or use Motorola products for any such unintended or unauthorized application, Buyer shall indemnify and hold Motorola and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Motorola was negligent regarding the design or manufacture of the part. Motorola and the Stylized M Logo are registered in the U.S. Patent and Trademark Office. digital dna is a trademark of Motorola, Inc. All other product or service names are the property of their respective owners. Motorola, Inc. is an Equal Opportunity/Affirmative Action Employer. © Motorola, Inc. 2002