TPS54A24 #### SLVSEQ0A - MAY 2019-REVISED MARCH 2020 # TPS54A24 4.5-V to 17-V Input, 10-A Synchronous SWIFT™ Step-Down Converter #### 1 Features - Standard 4-mm x 4-mm WQFN package - -40°C to +150°C Operating junction temperature - 200-kHz to 1.6-MHz Fixed switching frequency - Peak-current-mode control - Synchronizes to external clock - 0.6-V Voltage reference ±0.85% over temperature - 0.6-V to 12-V Output voltage range - Safe start-up into prebiased output voltage - Hiccup current limit - Adjustable soft start and power sequencing - Adjustable input undervoltage lockout - Power-good output monitor for undervoltage and overvoltage - 3-µA Shutdown current - Output overvoltage protection - Non-latch thermal shutdown protection - Create a custom design using the TPS54A24 with the WEBENCH® Power Designer ## 2 Applications - Wired networking (switches) - Wireless infrastructure - · Test and measurement - Medical imaging equipment - Power for FPGAs, SoCs, DSPs and processors #### Simplified Schematic ## 3 Description The TPS54A24 is a full-featured 17-V, 10-A synchronous step-down DC/DC converter in a standard 4 mm × 4 mm WQFN package. The device is optimized for small solution size through high efficiency and integrating the high-side and low-side MOSFETs. Further space savings are achieved through peak-current-mode control, which reduces component count, and by selecting a high switching frequency, reducing the inductor footprint. The peak-current-mode control simplifies the loop compensation and provides fast transient response. Cycle-by-cycle peak current limiting on the high-side and low-side sourcing current limit protects the device in overload situations. Hiccup limits MOSFET power dissipation if a short circuit or over loading fault persists. A power-good supervisor circuit monitors the regulator output. The PGOOD pin is an open-drain output and goes high impedance when the output voltage is in regulation. An internal deglitch time prevents the PGOOD pin from pulling low unless a fault has occurred. A dedicated EN pin can be used to control the regulator on/off and adjust the input undervoltage lockout. The output voltage start-up ramp is controlled by the SS/TRK pin, which allows operation as either a standalone power supply or in tracking situations. ## **Device Information**(1) | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|----------|-------------------| | TPS54A24 | RTW (24) | 4.00 mm × 4.00 mm | For all available packages, see the orderable addendum at the end of the data sheet. #### Efficiency ( $V_{IN} = 12 \text{ V}, f_{SW} = 500 \text{ kHz}$ ) ## **Table of Contents** | 1 | Features 1 | | 7.3 Feature Description | . 13 | |---------------|--------------------------------------|----|-----------------------------------------------------|------| | 2 | Applications 1 | | 7.4 Device Functional Modes | | | <u>-</u><br>3 | Description | 8 | Application and Implementation | | | 4 | Revision History2 | | 8.1 Application Information | | | 5 | Pin Configuration and Functions | | 8.2 Typical Application | 23 | | 6 | Specifications4 | 9 | Power Supply Recommendations | 34 | | • | 6.1 Absolute Maximum Ratings | 10 | Layout | 34 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 34 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 34 | | | 6.4 Thermal Information | 11 | Device and Documentation Support | 36 | | | 6.5 Electrical Characteristics5 | | 11.1 Device Support | 36 | | | 6.6 Timing Requirements6 | | 11.2 Receiving Notification of Documentation Update | s 36 | | | 6.7 Switching Characteristics 6 | | 11.3 Community Resources | 36 | | | 6.8 Typical Characteristics | | 11.4 Trademarks | 36 | | 7 | Detailed Description 12 | | 11.5 Electrostatic Discharge Caution | 36 | | | 7.1 Overview 12 | | 11.6 Glossary | 36 | | | 7.2 Functional Block Diagram | 12 | Mechanical, Packaging, and Orderable Information | 36 | ## 4 Revision History | Changes from Original (May 2019) to Revision A | | | Page | |------------------------------------------------|-------------------|--|------| | • / | Added Equation 35 | | 29 | ## 5 Pin Configuration and Functions **Pin Functions** | P | IN | ./0 | DECODINE IOU | | |-------------|-------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | I/O | DESCRIPTION | | | AGND | 1 | _ | Ground of internal analog circuitry. AGND must be connected to PGND for proper operation. Connect to PGND in a region outside of the critical switching loop. | | | VIN | 2, 3, 16, 17 | I | Input voltage supply pin. Power for the internal circuit and the connection to drain of high-<br>side MOSFET. Connect both pins to the input power source with a low impedance<br>connection. Connect both pins and their neighboring PGND pins. | | | PGND | 4, 5, 6, 7, 12,<br>13, 14, 15 | _ | Ground return for low-side power MOSFET and its drivers. | | | sw | 8, 9, 10, 11 | 0 | Switching node. Connected to the source of the high-side MOSFET and drain of the low-side MOSFET. | | | воот | 18 | I | Floating supply voltage for high-side MOSFET gate drive circuit. Connect a 0.1-µF ceramic capacitor between BOOT and SW pins. | | | PGOOD | 19 | 0 | Open-drain power good indicator. It is asserted low if output voltage is outside if the PGOOD thresholds, VIN is low, EN is low, device is in thermal shutdown or device is in soft start. | | | EN | 20 | I | Enable pin. Float or pull high to enable the device. Connect a resistor divider to this pin to implement adjustable under voltage lockout and hysteresis. | | | SS/TRK | 21 | I | Soft-start and tracking pin. Connecting an external capacitor sets the soft-start time. This pin can also be used for tracking and sequencing. | | | СОМР | 22 | I | Error amplifier output and input to the PWM modulator. Connect loop compensation to this pin. | | | FB | 23 | I | Converter feedback input. Connect to the output voltage with a resistor divider. | | | RT/CLK | 24 | I | Switching frequency setting pin. In RT mode, an external timing resistor adjusts the switching frequency. In CLK mode, the device synchronizes to an external clock input to this pin. | | | Thermal PAD | _ | _ | Exposed thermal pad. Connect to PGND pins and to internal ground planes using multiple vias for good thermal performance. | | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------------------------------------|-------------------------------------|------|-----|------| | | VIN | -0.3 | 19 | | | | BOOT | -0.3 | 27 | | | | BOOT (10 ns transient) | -0.3 | 30 | | | Voltage | BOOT (vs SW) | -0.3 | 7 | V | | | SW | -1 | 20 | | | | SW (10 ns transient) | -3 | 23 | | | | EN, SS/TRK, PGOOD, RT/CLK, FB, COMP | -0.3 | 6.5 | | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage tempe | rature, T <sub>STG</sub> | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specification JESD22-C101, all<br>pins (2) | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | Parameter | MIN | NOM MAX | UNIT | |------------------|--------------------------------------------|-----|---------|------| | $V_{IN}$ | Input voltage range | 4.5 | 17 | V | | V <sub>OUT</sub> | Output Voltage | 0.6 | 12 | V | | I <sub>OUT</sub> | Output current | | 10 | Α | | TJ | Operating junction temperature | -40 | 150 | °C | | f <sub>SW</sub> | Switching Frequency (RT mode and PLL mode) | 200 | 1600 | kHz | #### 6.4 Thermal Information | | | TPS54A24 | | |----------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | RTW | UNIT | | | | 24 PINS | | | $R_{\Theta JA}$ | Junction-to-ambient thermal resistance JEDEC | 37.5 | °C/W | | $R_{\Theta JA}$ | Junction-to-ambient thermal resistance EVM | 21 | °C/W | | $R_{\Theta JC(top)}$ | Junction-to-case (top) thermal resistance | 22.8 | °C/W | | $R_{\Theta JB}$ | Junction-to-board thermal resistance | 12.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 12.5 | °C/W | | $R_{\Theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.5 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.5 Electrical Characteristics $T_J$ = -40°C to 150°C, $V_{(VIN)}$ = 4.5 V to 17 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------|------|------|----------|------| | INPUT VOLTA | AGE | | | | | | | UVLO_rise | | V <sub>(VIN)</sub> rising | | 4.1 | 4.3 | V | | UVLO_fall | VIN undervoltage lockout | V <sub>(VIN)</sub> falling | 3.7 | 3.9 | | V | | UVLO_hys | | Hysteresis VIN voltage | | 0.2 | | V | | lvin | Operating non-switching supply current | V <sub>(EN)</sub> = 5 V, V <sub>(FB)</sub> = 1.5 V | | 580 | 800 | μA | | lvin_sdn | Shutdown supply current | V <sub>(EN)</sub> = 0 V | | 3 | 11 | μA | | ENABLE | | 1 | | | " | | | Ven_rise | EN II I I I | V <sub>(EN)</sub> rising | | 1.20 | 1.26 | V | | Ven_fall | EN threshold | V <sub>(EN)</sub> falling | 1.1 | 1.15 | | V | | Ven_hys | EN pin threshold voltage hysteresis | | | 50 | | mV | | lp | EN pin sourcing current | V <sub>(EN)</sub> = 1.1V | | 1.2 | | μA | | lph | EN pin sourcing current | V <sub>(EN)</sub> = 1.3V | | 4.8 | | μΑ | | lh | EN pin hysteresis current | | | 3.6 | | μA | | FB | | 1 | | | " | | | ., | D 1. 15D 11 | T <sub>J</sub> = 25°C | 596 | 600 | 604 | mV | | $V_{FB}$ | Regulated FB voltage | | 595 | 600 | 605 | mV | | ERROR AMPL | IFIER | , | | | | | | gmea | Error amplifier transconductance (gm) | $-2 \mu A < I_{(COMP)} < 2 \mu A, V_{(COMP)} = 1 V$ | | 1100 | | μA/V | | | Error amplifier DC gain | | | 80 | | dB | | lcomp_src | Error amplifier source current | V <sub>(FB)</sub> = 0 V | | 100 | | μA | | lcomp_snk | Error amplifier sink current | V <sub>(FB)</sub> = 2 V | | -100 | | μA | | gmps | Power stage transconductance | | | 17 | | A/V | | SS/TRK | | 1 | | | " | | | Iss | Soft start current | | | 5 | | μA | | | V <sub>(SS/TRK)</sub> to V <sub>(FB)</sub> matching | V <sub>(SS/TRK)</sub> = 0.4 V | | 30 | | mV | | MOSFET | | | | | <u>'</u> | | | DI ( ) I | High-side switch resistance (VIN pins to SW | T <sub>A</sub> = 25°C, V <sub>(VIN)</sub> = 12 V | | 21 | | mΩ | | Rds(on)_h | pins) | T <sub>A</sub> = 25°C, V <sub>(VIN)</sub> = 4.5 V, V <sub>(BOOT-SW)</sub> = 4.5 V | | 23 | | mΩ | | 5. ( ) . | Low-side switch resistance (SW pins to | T <sub>A</sub> = 25°C, V <sub>(VIN)</sub> = 12 V | | 8 | | mΩ | | Rds(on)_I | PGND pins) | T <sub>A</sub> = 25°C, V <sub>(VIN)</sub> = 4.5 V | | 9 | | mΩ | | | BOOT UVLO Falling | | | 2.2 | 2.6 | V | | CURRENT LIN | ИІТ | | | | ' | | | loc_HS_pk | High-side peak current limit | V <sub>(VIN)</sub> = 12 V, T <sub>J</sub> = 25°C | 13.4 | 14.6 | 15.8 | Α | | loc_LS_snk | Low-side sinking current limit | V <sub>(VIN)</sub> = 12 V | | -3.4 | | Α | | loc_LS_src | Low-side sourcing current limit | V <sub>(VIN)</sub> = 12 V | 10 | 12.9 | 14.6 | А | | RT/CLK | | | | | | | | V <sub>IH</sub> | Logic high input voltage | | 2 | | | V | | V <sub>IL</sub> | Logic low input voltage | | | | 0.8 | V | | PGOOD | | - | | | " | | | | | V <sub>(FB)</sub> rising (fault) | 104% | 108% | | | | | | V <sub>(FB)</sub> falling (good) | | 106% | | | | | Power good threshold | V <sub>(FB)</sub> rising (good) | | 91% | | | | | | V <sub>(FB)</sub> falling (fault) | | 89% | 95% | | | lpg_lkg | Leakage current into PGOOD pin when pulled high | V <sub>(PGOOD)</sub> = 5 V | | 5 | | nA | | Vpg_low | PGOOD voltage when pulled low | I <sub>(PGOOD)</sub> = 2 mA | | 0.18 | 0.22 | V | | _ <del>-</del> | Minimum VIN for valid output | $V_{(PGOOD)} < 0.5 \text{ V}, I_{(PGOOD)} = 2.5 \text{ mA}$ | | 0.9 | 1 | V | | THERMAL PR | | 1 ( 2 2 2 2 ) | | | I | | | T <sub>TRIP</sub> | Thermal protection trip point | Temperature rising | | 170 | | °C | | | | . , , , , , , , , , , , , , , , , , , , | | | | °C | | T <sub>HYST</sub> | Thermal protection hysteresis | | | 15 | | °C | ## 6.6 Timing Requirements $T_J$ = -40°C to 150°C, $V_{(VIN)}$ = 4.5 V to 17 V (unless otherwise noted) | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------|-----|-----|-----|------| | Minimum synchronization signal pulse width (PLL mode) | | | 35 | ns | ## 6.7 Switching Characteristics $T_{\perp} = -40^{\circ}$ C to 150°C, $V_{(V/N)} = 4.5$ V to 17 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------|--------------------------------------------------------|-------------------------------------------------------------------------|-----|-------|------|--------| | EN | | | | | | | | | EN to start of switching | | | 135 | | μs | | PGOOD | | | | | | | | | Deglitch time PGOOD going high | | | 272 | | Cycles | | | Deglitch time PGOOD going low | | | 16 | | Cycles | | sw | | | | | | | | ton_min | Minimum on time | Measured at 50% to 50% of $V_{(VIN)}$ , $L=1.0$ $\mu H$ , $I_{OUT}=0$ A | | 90 | | ns | | toff_min | Minimum off time (1) | V <sub>(BOOT-SW)</sub> ≥ 2.6 V | | | 0 | ns | | RT/CLK | | | | | | | | fsw_min | Minimum switching frequency (RT mode) | $R_{(RT/CLK)} = 250 \text{ k}\Omega$ | | 200 | | kHz | | | Switching frequency (RT mode) | $R_{(RT/CLK)} = 100 \text{ k}\Omega$ | 450 | 500 | 550 | kHz | | fsw_max | Maximum switching frequency (RT mode) | $R_{(RT/CLK)} = 30.1 \text{ k}\Omega$ | | 1.6 | | MHz | | fsw_clk | Switching frequency synchronization range (PLL mode) | | 200 | | 1600 | kHz | | | RT/CLK falling edge to SW rising edge delay (PLL mode) | Measure at 500kHz with RT resistor in series with RT/CLK | | 70 | | ns | | HICCUP | | | | | | | | | Wait time before hiccup | | | 512 | | Cycles | | | Hiccup time before restart | | | 16384 | | Cycles | <sup>(1)</sup> Specified by design. ## 6.8 Typical Characteristics ## TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Submit Documentation Feedback Copyright © 2019–2020, Texas Instruments Incorporated ## **Typical Characteristics (continued)** Figure 14. SS/TRK Current vs Junction Temperature Figure 15. SS/TRK to FB Offset vs Junction Temperature Figure 16. FB voltage vs SS/TRK Voltage Figure 17. High-side Peak Current Limit vs Ambient **Temperature** Figure 18. PGOOD Thresholds vs Junction Temperature Copyright © 2019-2020, Texas Instruments Incorporated ## TEXAS INSTRUMENTS ## **Typical Characteristics (continued)** Submit Documentation Feedback Copyright © 2019–2020, Texas Instruments Incorporated ## **Typical Characteristics (continued)** ## 7 Detailed Description #### 7.1 Overview The TPS54A24 is a 17-V, 10-A, synchronous step-down (buck) converter with two integrated n-channel MOSFETs. To improve performance during line and load transients the device implements a constant frequency, peak current mode control which also simplifies external frequency compensation. The wide switching frequency of 200 kHz to 1600 kHz allows for efficiency and size optimization when selecting the output filter components. The switching frequency is adjusted using a resistor to ground on the RT/CLK pin. The TPS54A24 also has an internal phase lock loop (PLL) connected to the RT/CLK pin that can be used to synchronize the switching cycle to the falling edge of an external system clock. The integrated MOSFETs allow for high efficiency power supply designs with continuous output currents up to 10 amperes. The MOSFETs have been sized to optimize efficiency for lower duty cycle applications. The device reduces the external component count by integrating a bootstrap recharge circuit. The bias voltage for the integrated high-side MOSFET is supplied by a capacitor between the BOOT and SW pins. The BOOT capacitor voltage is monitored by a BOOT to SW UVLO (BOOT-SW UVLO) circuit allowing SW pin to be pulled low to recharge the BOOT capacitor. The device can operate at 100% duty cycle as long as the BOOT capacitor voltage is higher than the preset BOOT-SW UVLO threshold which is typically 2.2 V. The TPS54A24 has been designed for safe startup into pre-biased loads. The default start up is when VIN is typically 4.1 V. The EN pin has an internal pullup current source that can be used to adjust the input voltage under voltage lockout (UVLO) with two external resistors. In addition, the internal pullup current of the EN pin allows the device to operate with the EN pin floating. The operating current for the TPS54A24 is typically 580 $\mu$ A when not switching and under no load. When the device is disabled, the supply current is typically 3 $\mu$ A. The SS/TRK (soft start/tracking) pin is used to minimize inrush currents or provide power supply sequencing during power up. A small value capacitor or resistor divider should be coupled to the pin for soft start or critical power supply sequencing requirements. The output voltage can be stepped down to as low as the 0.6 V voltage reference ( $V_{REF}$ ). The device has a power good comparator (PGOOD) with hysteresis which monitors the output voltage through the FB pin. The PGOOD pin is an open drain MOSFET which is pulled low when the FB pin voltage is less than 89% or greater than 108% of the reference voltage $V_{REF}$ and asserts high when the FB pin voltage is 91% to 106% of $V_{REF}$ . The device is protected from output overvoltage, overload and thermal fault conditions. The device minimizes excessive output overvoltage transients by taking advantage of the overvoltage circuit power good comparator. When the overvoltage comparator is activated, the high-side MOSFET is turned off and prevented from turning on until the FB pin voltage is lower than 106% of the V<sub>REF</sub>. The device implements both high-side MOSFET over current protection and bidirectional low-side MOSFET over current protections which help control the inductor current and avoid current runaway. The device also shuts down if the junction temperature is higher than thermal shutdown trip point. The device is restarted under control of the soft start circuit automatically when the junction temperature drops 15°C typically below the thermal shutdown trip point. ## 7.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Fixed Frequency PWM Control The device uses an adjustable fixed-frequency, peak-current-mode control. The output voltage is compared through external resistors on the FB pin to an internal voltage reference by an error amplifier which drives the COMP pin. An internal oscillator initiates the turn on of the high-side power switch. The error amplifier output is converted into a current reference which compares to the high-side power switch current. When the power switch current reaches current reference generated by the COMP voltage level the high-side power switch is turned off and the low-side power switch is turned on. The device adds an internal slope compensation ramp to prevent subharmonic oscillations. The peak inductor current limit remains constant over the full duty cycle range. ## 7.3.2 Continuous Conduction Mode Operation (CCM) As a synchronous buck converter, the device works in continuous conduction mode (CCM) under all load conditions. #### 7.3.3 VIN Pins and VIN UVLO The VIN pin voltage supplies the internal control circuits of the device and provides the input voltage to the power converter system. The input voltage for VIN can range from 4.5 V to 17 V. The device implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 200 mV. A voltage divider connected to the EN pin can adjust the input voltage UVLO appropriately. See *Enable and Adjustable UVLO* for more details. #### 7.3.4 Voltage Reference and Adjusting the Output Voltage The voltage reference system produces a precise $\pm 0.85\%$ , 0.6-V voltage reference over temperature by scaling the output of a temperature stable band gap circuit. The output voltage is set with a resistor divider from the output ( $V_{OUT}$ ) to the FB pin shown in Figure 26. TI recommends using 1%-tolerance or better divider resistors. Start with a fixed value for the bottom resistor in the divider, typically 5.1 k $\Omega$ or less, then use Equation 1 to calculate the top resistor in the divider. If the values are too high the regulator is more susceptible to noise and voltage errors from the FB input current are noticeable. If the values too high and if switching stops after low-side reverse current limit trips or when in thermal shutdown, bias current out of the SW pin can charge up the output voltage. Using 5.1-k $\Omega$ bottom resistance or less prevents the bias current out of the SW pin from charging the output voltage above the set value. Larger resistance may be used if his bias current is accounted for. The minimum output voltage and maximum output voltage can be limited by the minimum on time of the high-side MOSFET and bootstrap voltage (BOOT-SW voltage), respectively. Figure 26. FB Resistor Divider $$R_{FBT} = R_{FBB} \times \left(\frac{V_{OUT}}{V_{REF}} - 1\right)$$ (1) #### 7.3.5 Error Amplifier The device uses a transconductance error amplifier. The error amplifier compares the FB pin voltage to the lower of the SS/TRK pin voltage or the internal 0.6-V voltage reference. The transconductance of the error amplifier is $1100~\mu\text{A/V}$ . The frequency compensation network is connected between the COMP pin and ground. When operating at current limit the COMP pin voltage is clamped to a maximum level to improve response when the load current decreases. When FB is greater than the internal voltage reference or SS/TRK the COMP pin voltage is clamped to a minimum level and the devices enters a high-side skip mode. #### 7.3.6 Enable and Adjustable UVLO The EN pin provides on/off control of the device. Once the EN pin voltage exceeds its threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low operating current state. The EN pin has an internal pullup current source, Ip, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, an open drain or open collector output logic can be interfaced with the pin. An external resistor divider can be added from VIN to the EN pin for adjustable UVLO and hysteresis as shown in Figure 27. The EN pin has a small pullup current Ip which sets the default state of the pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the UVLO function since it increases by Ih once the EN pin crosses the enable threshold. The UVLO thresholds can be calculated using Equation 2 and Equation 3. When using the adjustable UVLO function, 500 mV or greater hysteresis is recommended. For applications with very slow input voltage slew rate, a capacitor can be placed from the EN pin to ground to filter any glitches on the input voltage. Figure 27. Adjustable UVLO Using EN $$R_{ENT} = \frac{V_{START} \times \left(\frac{V_{ENFALLING}}{V_{ENRISING}}\right) - V_{STOP}}{I_p \times \left(1 - \frac{V_{ENFALLING}}{V_{ENRISING}}\right) + I_h}$$ (2) $$R_{ENB} = \frac{R_{ENT} \times V_{ENFALLING}}{V_{STOP} - V_{ENFALLING} + R_{ENT} \times \left(I_p + I_h\right)}$$ (3) #### 7.3.7 Soft Start and Tracking The TPS54A24 regulates to the SS/TRK pin while its voltage is lower than the internal reference to implement soft start. A capacitor on the SS/TRK pin to ground sets the soft start time. The SS/TRK pin has an internal pullup current source of 5 $\mu$ A that charges the external soft start capacitor. Equation 4 calculates the required soft start capacitor value. The FB voltage will follow the SS/TRK pin voltage with a 25 mV offset up to 90% of the internal voltage reference. When the SS/TRK voltage is greater than 90% of the internal reference voltage the offset increases as the effective system reference transitions from the SS/TRK voltage to the internal voltage reference. $$C_{SS}(nF) = \frac{I_{SS}(\mu A) \times t_{SS}(ms)}{V_{REF}(V)} = 8.3 \times t_{SS}(ms)$$ (4) If during normal operation, VIN goes below the UVLO, EN pin pulled below 1.15 V, or a thermal shutdown event occurs, the TPS54A24 stops switching and the SS/TRK pin floats. When the VIN goes above UVLO, EN goes above 1.2 V, or a thermal shutdown is exited, the SS/TRK pin is discharged to near ground before reinitiating a powering up sequence. When the COMP pin voltage is clamped by the maximum COMP clamp in an overload condition the SS/TRK pin is discharged to near the FB voltage. When the overload condition is removed, the soft-start circuit controls the recovery from the fault output level to the nominal output regulation voltage. At the beginning of recovery a spike in the output voltage may occur while the COMP voltage transitions from the maximum clamp to the value determined by the loop. If a nominal SS/TRK capacitance of 22 nF or greater is used, TI recommends adding a 470-k $\Omega$ to 1-M $\Omega$ resistor in parallel with the SS/TRK capacitor. With higher SS/TRK capacitance and if the EN pin voltage goes low then high quickly, the SS/TRK capacitor may not fully discharge before switching begins. Adding this resistor helps discharge the SS/TRK capacitor. For the SS capacitor to fully discharge, disable the TPS54A24 for a time period equal to 3 times the RC time constant of the SS/TRK capacitor and the added resistor. #### 7.3.8 Safe Start-Up Into Prebiased Outputs The device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During prebiased startup, the low-side MOSFET is not allowed to sink current until the SS/TRK pin voltage is higher than the FB pin voltage and the high-side MOSFET begins to switch. The one exception is if the BOOT-SW voltage is below the UVLO threshold. While in BOOT-SW UVLO, the low-side MOSFET is allowed to turn on to charge the BOOT capacitor. The low-side MOSFET reverse current protection provides another layer of protection for the device after the high-side MOSFET begins to switch. #### 7.3.9 Power Good The PGOOD pin is an open-drain output requiring an external pullup resistor to output a high signal. Once the FB pin is between 91% and 106% of the internal voltage reference and SS/TRK is greater than 0.75 V, after a 272 cycle deglitch time the PGOOD pin is de-asserted and the pin floats. A pullup resistor between the values of 10 $k\Omega$ and 100 $k\Omega$ to a voltage source that is 6.5 V or less is recommended. PGOOD is in a defined state once the VIN input voltage is greater than 1 V but with reduced current sinking capability. When the FB is lower than 89% or greater than 108% of the nominal internal reference voltage, after a 16 cycle deglitch time the PGOOD pin is pulled low. PGOOD is immediately pulled low if VIN falls below its UVLO, EN pin is pulled low or the TPS54A24 enters thermal shutdown. #### 7.3.10 Sequencing (SS/TRK) Many of the common power supply sequencing methods can be implemented using the SS/TRK, EN and PGOOD pins. The sequential method is illustrated in Figure 28 using two TPS54A24 or similar devices. The power good of the first device is coupled to the EN pin of the second device which enables the second power supply once the primary supply reaches regulation. Figure 29 shows the method implementing ratiometric sequencing by connecting the SS/TRK pins of two devices together. The regulator outputs ramp up and reach regulation at the same time. When calculating the soft-start time the current source must be doubled in Equation 4. Figure 28. Sequential Start-Up Sequence Figure 29. Ratiometric Start-Up Sequence Submit Documentation Feedback Ratiometric and simultaneous power supply sequencing can be implemented by connecting the resistor network of $R_{TRT}$ and $R_{TRB}$ shown in Figure 30 to the output of the power supply that needs to be tracked or another voltage reference source. Using Equation 6 and Equation 7, the tracking resistors can be calculated to initiate the $V_{OUT2}$ slightly before, after or at the same time as $V_{OUT1}$ . Equation 5 is the voltage difference between $V_{OUT1}$ and $V_{OUT2}$ . To design a ratiometric start-up in which the $V_{OUT2}$ voltage is slightly greater than the $V_{OUT1}$ voltage when $V_{OUT2}$ reaches regulation, use a negative number in Equation 6 and Equation 7 for $\Delta V$ . Equation 5 results in a positive number for applications where the $V_{OUT2}$ is slightly lower than $V_{OUT1}$ when $V_{OUT2}$ regulation is achieved. The $\Delta V$ variable is zero volts for simultaneous sequencing. To minimize the effect of the inherent SS/TRK to FB offset (Vssoffset = 25 mV) in the soft-start circuit and the offset created by the pullup current source (Iss = 5 $\mu$ A) and tracking resistors, the Vssoffset and Iss are included as variables in the equations. When the TPS54A24 is enabled, an internal switch at the SS/TRK pin turns on to discharge the SS/TRK voltage to near ground as described in *Soft Start and Tracking*. The SS/TRK pin voltage must discharge low enough before the TPS54A24 starts up. If there is voltage on $V_{OUT1}$ and the upper resistor at the SS/TRK pin is too small, the SS/TRK pin cannot discharge low enough and $V_{OUT2}$ does not ramp up. The upper resistor in the SS/TRK divider may need to be increased to allow the SS/TRK pin to drop close enough to ground. To ensure proper startup of $V_{OUT2}$ , the calculated $R_{TRT}$ value from Equation 6 must be greater than the value calculated in Equation 8. Calculate $R_{TRB}$ using the final value of $R_{TRT}$ . $$\Delta V = V_{OUT1} - V_{OUT2} \tag{5}$$ $$R_{TRT} = \frac{V_{OUT2} + \Delta V}{V_{REF}} \times \frac{Vssoffset}{Iss}$$ (6) $$R_{TRB} = \frac{V_{REF} \times R_{TRT}}{V_{OUT2} + \Delta V - V_{REF}}$$ (7) $$R_{TRT} > 20000 \times V_{OUT1} \tag{8}$$ As described in Power Good, for the PGOOD output to be active the SS/TRK voltage must be above 0.75 V. The external divider may prevent the SS/TRK voltage from charging above the threshold. For the SS/TRK pin to charge above the threshold, a switch may be needed to disconnect the resistor divider or modify the resistor divider ratio of the $V_{OUT2}$ converter after start-up is complete. The PGOOD pin of the $V_{OUT1}$ converter could be used for this. One solution is to add a resistor from SS/TRK of the $V_{OUT2}$ converter to the PGOOD of the $V_{OUT1}$ converter. While the PGOOD of $V_{OUT1}$ pulls low, this resistor is in parallel with $R_{TRB}$ . When $V_{OUT1}$ is in regulation its PGOOD pin will float. If the PGOOD pin of $V_{OUT1}$ is connected to a pullup voltage, make sure to include this in calculations. A second option is to use the PGOOD pin to turn on or turn off the external switch to change the divide ratio. Figure 30. Ratiometric and Simultaneous Start-Up Sequence #### 7.3.11 Adjustable Switching Frequency (RT Mode) In RT mode, a resistor (RT resistor) is connected between the RT/CLK pin and AGND. The switching frequency of the device is adjustable from 200 kHz to 1600 kHz by placing a maximum of 250 k $\Omega$ and minimum of 30.1 k $\Omega$ respectively. To determine the RT resistance for a given switching frequency, use Equation 9. To reduce the solution size one would set the switching frequency as high as possible, but tradeoffs of the supply efficiency and minimum controllable on-time must be considered. Equation 10 can be used to calculate the switching frequency for a given RT resistance. $$RT(k\Omega) = 58650 \times f_{SW} (kHz)^{-1.028}$$ (9) $$f_{SW}(kHz) = 43660 \times RT(k\Omega)^{-0.973}$$ (10) #### 7.3.12 Synchronization (CLK Mode) Copyright © 2019-2020, Texas Instruments Incorporated An internal phase locked loop (PLL) has been implemented to allow synchronization from 200 kHz to 1600 kHz, and to easily switch from RT mode to CLK mode. To implement the synchronization feature, connect a square wave clock signal to the RT/CLK pin with a duty cycle from 20% to 80%. If the clock signals rising edge occurs near the falling edge of SW, increased SW jitter may occur. Use Equation 11 to calculate the maximum clock pulse width to minimize jitter in CLK mode. The clock signal amplitude must transition lower than 0.8 V and higher than 2 V. The start of the switching cycle is synchronized to the falling edge of the RT/CLK pin. $$CLK_PW_{MAX} = \frac{0.75 \times \left(1 - \frac{V_{OUT}}{V_{IN(min)}}\right)}{f_{SW}}$$ (11) In applications where both RT mode and CLK mode are needed, the device can be configured as shown in Figure 31. Before the external clock is present, the device works in RT mode and the switching frequency is set by RT resistor. When the external clock is present, the CLK mode overrides the RT mode. The first time the SYNC pin is pulled above the RT/CLK high threshold (2 V), the device switches from the RT mode to the CLK mode and the RT/CLK pin becomes high impedance as the PLL starts to lock onto the frequency of the external clock. If the input clock goes away the internal clock frequency begins to drop and after 10 µs without a clock the device returns to RT mode. Output undershoot while the switching frequency drops can occur. Output overshoot can also occur when the switching frequency steps back up to the RT mode frequency. A high impedance tristate buffer as shown in Figure 33 is recommended for best performance during the transition from CLK mode to RT mode because it minimizes the loading on the RT/CLK pin allowing faster transition back to RT mode. Figure 34 shows the typical performance for the transition from RT mode to CLK mode then back to RT mode. A series RC circuit as shown in Figure 32 can also be used to interface the RT/CLK pin but the capacitive load slows down the transition back to RT mode. The series RC circuit is not recommended if the transition from CLK mode to RT mode is important. A capacitor in the range of 47 pF to 470 pF is recommended. When using the series RC circuit verify the amplitude of the signal at the RT/CLK pin goes above the high threshold. TPS54A24 RT/CLK 2 kΩ 47 pF R<sub>T</sub> Copyright © 2018, Texas Instruments Incorporated Figure 31. Simplified Circuit When Using Both RT Mode and CLK Mode Figure 32. Interfacing to the RT/CLK Pin with Series RC Figure 33. Interfacing to the RT/CLK Pin with Buffer Figure 34. RT to CLK to RT Transition with Buffer Submit Documentation Feedback #### 7.3.13 Bootstrap Voltage and 100% Duty Cycle Operation (BOOT) The device provides an integrated bootstrap-voltage regulator. A small capacitor between the BOOT and SW pins provides the gate-drive voltage for the high-side MOSFET. The BOOT capacitor is refreshed when the low-side MOSFET is on. The recommended value of the BOOT capacitor is 0.1 $\mu$ F. A ceramic capacitor with an X7R or X5R grade dielectric with a voltage rating of 10 V or higher is recommended for stable performance over temperature and voltage. When operating with a low voltage difference from input to output, the high-side MOSFET of the device operate at 100% duty cycle as long as the BOOT to SW pin voltage is greater than 2.2 V. The device begins to transition to 100% duty cycle operation when the high-side MOSFET off-time is less than 200 ns typical. Equation 12 can be used to estimate the input voltage the switching frequency begins to decrease. When the switching frequency decreases the BOOT to SW capacitor is not recharged as often so the BOOT to SW voltage will start to decrease. If the voltage from BOOT to SW drops below 2.2 V, the high-side MOSFET is turned off due to BOOT UVLO and the low-side MOSFET pulls SW low to recharge the BOOT capacitor. When operating at 100% duty cycle the high-side MOSFET can remain on for many switching cycles before the MOSFET is turned off to refresh the capacitor because the gate drive current sourced by the BOOT capacitor is small. The effective switching frequency reduced and the effective maximum duty cycle of the switching regulator is near 100%. The output voltage of the converter during dropout is mainly influenced by the voltage drops across the power MOSFET, the inductor resistance, and the printed circuit board resistance. $$V_{IN} = \frac{V_{OUT} + \left(R_{DS}(LS) + R_{DCR}\right) \times I_{OUT}}{1 - t_{OFF} \times f_{SW}} + \left(R_{DS}(HS) - R_{DS}(LS)\right) \times I_{OUT}$$ where - R<sub>DS</sub>(LS) = low-side MOSFET R<sub>DS</sub>(on) - R<sub>DS</sub>(HS) = high-side MOSFET R<sub>DS</sub>(on) - R<sub>DCR</sub> = DC resistance of inductor - t<sub>OFF</sub> = off-time that 100% duty cycle operation begins #### 7.3.14 Output Overvoltage Protection (OVP) The TPS54A24 incorporates an output overvoltage protection (OVP) circuit to minimize output voltage overshoot. The OVP feature minimizes the overshoot by comparing the FB pin voltage to the OVP threshold. The OVP threshold is the same as the 108% PGOOD threshold. If the FB pin voltage is greater than the OVP threshold the high-side MOSFET is turned off preventing current from flowing to the output and minimizing output overshoot. When the high-side MOSFET turns off, the low-side MOSFET turns on and the current in the inductor discharges. The output voltage can overshoot the OVP threshold as the current in the inductor discharges to 0 A. When the FB voltage drops lower than the 106% PGOOD threshold, the high-side MOSFET is allowed to turn on at the next clock cycle. #### 7.3.15 Overcurrent Protection The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the high-side MOSFET and the low-side MOSFET. In an extended overcurrent condition the device enters hiccup to reduce power dissipation. Figure 35 shows the typical response with an overload on the output. At time (1) the high-side MOSFET peak current limit starts to limit the peak inductor current. At time (2) the low-side MOSFET forward current limit starts to cause the switching frequency to drop to prevent current runaway. Product Folder Links: TPS54A24 (12) Figure 35. Example Current Limit Waveform #### 7.3.15.1 High-Side MOSFET Overcurrent Protection The device implements current mode control which uses the COMP pin voltage to control the turnoff of the high-side MOSFET and the turnon of the low-side MOSFET on a cycle-by-cycle basis. Each cycle the switch current and the current reference generated by the COMP pin voltage are compared, when the peak switch current intersects the current reference the high-side switch is turned off. The maximum peak switch current through the high-side MOSFET for overcurrent protection is done by limiting the current reference internally. If the peak current required to regulate the output is greater than the internal limit, the output voltage is pulled low and the error amplifier responds by driving the COMP pin high. The maximum COMP voltage is then clamped by an internal COMP clamp circuit. If the COMP voltage is clamped high for more than the hiccup wait time of 512 switching cycles, the device will shut down itself and restart after the hiccup time of 16384 cycles. #### 7.3.15.2 Low-Side MOSFET Overcurrent Protection While the low-side MOSFET is turned on the current through it is monitored. During normal operation the low-side MOSFET sources current to the load. At the end of every clock cycle, the low-side MOSFET sourcing current is compared to the internally set low-side sourcing current limit. If the low-side sourcing current is exceeded the high-side MOSFET is not turned on and the low-side MOSFET stays on for the next cycle. The high-side MOSFET is turned on again when the low-side current is below the low-side sourcing current limit at the start of a cycle. The low-side sourcing current limit prevents current runaway. The low-side MOSFET may also sink current from the load. If the low-side sinking current limit is exceeded the low-side MOSFET is turned off immediately for the rest of that clock cycle. In this scenario both MOSFETs are off until the start of the next cycle. If the low-side MOSFET turns off due to sinking current limit protection, the low-side MOSFET can only turn on again after the high-side MOSFET turns on then off or if the device enters BOOT UVLO. ## 7.4 Device Functional Modes The EN pin and a VIN UVLO is used to control turn on and turn off of the TPS54A24. The device becomes active when $V_{(VIN)}$ exceeds the 4.1 V typical UVLO and when $V_{(EN)}$ exceeds 1.20 V typical. The EN pin has an internal current source to enable the output when the EN pin is left floating. If the EN pin is pulled low the device is put into a low quiescent current state. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The TPS54A24 is a synchronous buck converter designed for 4.5 V to 17 V input and 10-A load. This procedure illustrates the design of a high-frequency switching regulator using ceramic output capacitors. Alternatively the WEBENCH® software can be used to generate a complete design. The WEBENCH® software uses an interactive design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process. #### 8.2 Typical Application Figure 36. TPS54A24 4.5-V to 17-V Input, 1.8-V Output Converter Application Schematic #### 8.2.1 Design Requirements For this design example, use the parameters shown in Table 1. **Table 1. Design Parameters** | PARAMETER | EXAMPLE VALUE | |-------------------------------------------|---------------------------| | Input voltage range (V <sub>IN</sub> ) | 4.5 to 17 V, 12 V nominal | | Output voltage (V <sub>OUT</sub> ) | 1.8 V | | Transient response | ± 4%, ± 72 mV | | Output ripple voltage | 0.5%, 9 mV | | Output current rating (I <sub>OUT</sub> ) | 10 A | | Operating frequency (f <sub>SW</sub> ) | 500 kHz | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS54A24 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Switching Frequency The first step is to decide on a switching frequency for the converter. The TPS54A24 is capable of running from 200 kHz to 1.6 MHz. Typically the highest switching frequency possible is desired because it produces the smallest solution size. A high switching frequency allows for smaller inductors and output capacitors compared to a power supply that switches at a lower frequency. The main trade off made with selecting a higher switching frequency is extra switching power loss, which hurt the converter's efficiency. The maximum switching frequency for a given application is limited by the minimum on-time of the converter and is estimated with Equation 13. Using a maximum minimum on-time of 150 ns for the TPS54A24 and 17 V maximum input voltage for this application, the maximum switching frequency is 706 kHz. The selected switching frequency must also consider the 10% tolerance of the switching frequency. A switching frequency of 500 kHz was selected for a good balance of solution size and efficiency. Equation 14 calculates R7 (R<sub>T</sub>) to be 97.6 k $\Omega$ . A standard 1% value of 100 k $\Omega$ was chosen in the design. $$f_{SW}(max) = \frac{1}{tonmin} \times \frac{V_{OUT}}{V_{IN}(max)}$$ (13) $$RT(k\Omega) = 58650 \times f_{SW} (kHz)^{-1.028}$$ (14) #### 8.2.2.3 Output Inductor Selection To calculate the value of the output inductor, use Equation 15. $K_{\text{IND}}$ is a ratio that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impacts the selection of the output capacitor since the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. Additionally with current mode control the sensed inductor current ripple is used in the PWM modulator. Choosing small inductor ripple currents can degrade the transient response performance or introduce jitter in the high-side MOSFET on-time. The inductor ripple, $K_{\text{IND}}$ , is normally from 0.1 to 0.4 for the majority of applications giving a peak to peak ripple current range of 1 A to 4 A. For applications requiring operation near the minimum on-time, with on-times less than 200 ns, the target Iripple must be 2 A or larger for best performance. For other applications the target Iripple must be 1 A or larger. For this design example, $K_{IND}=0.3$ is used and the inductor value is calculated to be 1.07 $\mu$ H. The nearest standard value 1 $\mu$ H is selected. It is important that the RMS (Root Mean Square) current and saturation current ratings of the inductor not be exceeded. The RMS and peak inductor current can be found from Equation 17 and Equation 18. For this design, the RMS inductor current is 10 A, and the peak inductor current is 11.6 A. The chosen inductor is a 74437358010. It has a saturation current rating of 32.5 A and a RMS current rating of 14 A. The DC series resistance is 3.65 m $\Omega$ typical. The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated in Equation 18. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify the ratings of the inductor based on the switch current limit rather than the steady-state peak inductor current. $$L1 = \frac{\text{Vinmax} - \text{Vout}}{\text{Io} \times \text{Kind}} \times \frac{\text{Vout}}{\text{Vinmax} \times f\text{sw}}$$ (15) Iripple = $$\frac{\text{Vinmax} - \text{Vout}}{\text{L1}} \times \frac{\text{Vout}}{\text{Vinmax} \times f\text{sw}}$$ (16) ILrms = $$\sqrt{\log^2 + \frac{1}{12} \times \left(\frac{\text{Vo} \times (\text{Vinmax} - \text{Vo})}{\text{Vinmax} \times \text{L1} \times f\text{sw}}\right)^2}$$ (17) $$ILpeak = lout + \frac{lripple}{2}$$ (18) #### 8.2.2.4 Output Capacitor There are two primary considerations for selecting the value of the output capacitor. The output voltage ripple and how the regulator responds to a large change in load current. The output capacitance needs to be selected based on the more stringent of these two criteria. The desired response to a large change in the load current is the first criteria and is typically the most stringent. A regulator does not respond immediately to a large, fast increase or decrease in load current. The output capacitor supplies or absorbs charge until the regulator responds to the load step. The control loop needs to sense the change in the output voltage then adjust the peak switch current in response to the change in load. The minimum output capacitance is selected based on an estimate of the loop bandwidth. Typically the loop bandwidth is near $f_{SW}/10$ . Equation 19 estimates the minimum output capacitance necessary, where $\Delta I_{OUT}$ is the change in output current and $\Delta V_{OUT}$ is the allowable change in the output voltage. For this example, the transient load response is specified as a 4% change in $V_{OUT}$ for a load step of 5 A. Therefore, $\Delta I_{OUT}$ is 5 A and $\Delta V_{OUT}$ is 72 mV. Using this target gives a minimum capacitance of 221 $\mu$ F. This value does not take the ESR of the output capacitor into account in the output voltage change. For ceramic capacitors, the effect of the ESR can be small enough to be ignored. Aluminum electrolytic and tantalum capacitors have higher ESR that must be considered for load step response. (20) Equation 20 calculates the minimum output capacitance needed to meet the output voltage ripple specification. Where fsw is the switching frequency, Vripple is the maximum allowable output voltage ripple, and Iripple is the inductor ripple current. In this case, the target maximum output voltage ripple is 9 mV. Under this requirement, Equation 20 yields $89.4 \, \mu F$ . $$C_{OUT} > \frac{\Delta I_{OUT}}{\Delta V_{OUT}} \times \frac{1}{2\pi \times \frac{f_{SW}}{10}}$$ (19) $$Co > \frac{1}{8 \times fsw} \times \frac{1}{\frac{Voripple}{|ripple}}$$ where - $\Delta I_{OUT}$ is the change in output current - $\Delta V_{OUT}$ is the allowable change in the output voltage - fsw is the regulators switching frequency Equation 21 calculates the maximum combined ESR the output capacitors can have to meet the output voltage ripple specification, and this shows the ESR should be less than 3 m $\Omega$ . In this case ceramic capacitors are used, and the combined ESR of the ceramic capacitors in parallel is much less than 3 m $\Omega$ . Capacitors also have limits to the amount of ripple current they can handle without producing excess heat and failing. An output capacitor that can support the inductor ripple current must be specified. The capacitor datasheet specifies the RMS value of the maximum ripple current. Equation 22 can be used to calculate the RMS ripple current the output capacitor needs to support. For this application, Equation 22 yields 930 mA and ceramic capacitors typically have a ripple current rating much higher than this. $$Icorms = \frac{Vout \times (Vinmax - Vout)}{\sqrt{12} \times Vinmax \times L1 \times fsw}$$ (22) Select X5R and X7R ceramic dielectrics or equivalent for power regulator capacitors because they have a high capacitance to volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias and AC voltage derating taken into account. The derated capacitance value of a ceramic capacitor due to DC voltage bias and AC RMS voltage is usually found on the capacitor manufacturer's website. For this application example, three 100 $\mu F$ 6.3 V 1210 X7S ceramic capacitors each with 2 m $\Omega$ of ESR are used. The estimated capacitance after derating using the capacitor manufacturer's website is 64 $\mu F$ each. With three parallel capacitors the total effective output capacitance is 192 $\mu F$ and the ESR is 0.7 m $\Omega$ . Although this is below the estimated value of 221 $\mu F$ to meet the load step response requirement, bench evaluation showed this amount of capacitance to be sufficient. #### 8.2.2.5 Input Capacitor The TPS54A24 requires input decoupling ceramic capacitors type X5R, X7R or similar from VIN to PGND placed as close as possible to the IC. A total of at least 10 $\mu$ F of capacitance is required and some applications may require a bulk capacitance. At least 1 $\mu$ F of bypass capacitance is recommended near both VIN pins to minimize the input voltage ripple. A 0.1- $\mu$ F to 1- $\mu$ F capacitor must be placed by both VIN pins 2-3 and 16-17 to provide high frequency bypass to reduce the high frequency overshoot and undershoot on VIN and SW pins. The voltage rating of the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum RMS input current of the TPS54A24. The RMS input current can be calculated using Equation 23. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. Two 10- $\mu$ F, 1210, X7R, 25-V and two 0.1- $\mu$ F, 0603, X7R 25-V capacitors in parallel has been selected to be placed on both sides of the TPS54A24 near both VIN pins to PGND pins. Based on the capacitor manufacturer's website, the total ceramic input capacitance derates to 14 $\mu$ F at the nominal input voltage of 12 V. A 100- $\mu$ F bulk capacitance is also used in this circuit to bypass long leads when connected a lab bench top power supply. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using Equation 24. The maximum input ripple occurs when operating nearest to 50% duty cycle. Using the nominal design example values of loutmax = 10 A, $C_{IN}$ = 14 $\mu$ F, and $f_{SW}$ = 500 kHz, the input voltage ripple with the 12 V nominal input is 150 mV and the RMS input ripple current with the 4.5 V minimum input is 4.9 A. $$Icirms = Iout \times \sqrt{\frac{Vout}{Vinmin} \times \frac{(Vinmin - Vout)}{Vinmin}}$$ (23) $$\Delta Vin = \frac{lout max \times \left(1 - \frac{Vout}{Vin}\right) \times \frac{Vout}{Vin}}{Cin \times f_{SW}}$$ (24) #### 8.2.2.6 Output Voltage Resistors Selection The output voltage is set with a resistor divider created by R8 ( $R_{FBT}$ ) and R6 ( $R_{FBB}$ ) from the output node to the FB pin. It is recommended to use 1% tolerance or better resistors. For this example design, 6.04 k $\Omega$ was selected for R8. Using Equation 25, R6 is calculated as 12.08 k $\Omega$ . The nearest standard 1% resistor is 12.1 k $\Omega$ . $$R_{FBT} = R_{FBB} \times \left(\frac{V_{OUT}}{V_{REF}} - 1\right)$$ (25) #### 8.2.2.7 Soft-Start Capacitor Selection The soft-start capacitor ( $C_{SS} = C16$ ) determines the amount of time it takes for the output voltage to reach its nominal programmed value during power up. This is useful if a load requires a controlled voltage slew rate. This is also used if the output capacitance is very large and would require large amounts of current to quickly charge the capacitor to the output voltage level. The large currents necessary to charge the capacitor may make the TPS54A24 reach its current limit or cause the input voltage rail to sag due excessive current draw from the input power supply. Limiting the output voltage slew rate solves both of these problems. The soft-start capacitor value can be calculated using Equation 26. For the example circuit, the soft-start time is not critical because the output capacitor value of 3 x 100 $\mu$ F does not require much current to charge to 1.8 V. The example circuit has the soft-start time set to an arbitrary value of 1.2 ms, which requires a 0.01- $\mu$ F capacitor. With this soft-start time the current required to charge the output capacitors is only 0.18 A. $$C_{SS}(nF) = \frac{I_{SS}(\mu A) \times I_{SS}(ms)}{V_{REF}(V)} = 8.3 \times I_{SS}(ms)$$ (26) ## 8.2.2.8 Undervoltage Lockout Setpoint The undervoltage lockout (UVLO) is adjusted using the external voltage divider network of R2 ( $R_{ENT}$ ) and R9 ( $R_{ENB}$ ). The UVLO has two thresholds; one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. For the example design, the supply must turn on and start switching once the input voltage increases above 4.5 V (UVLO start or enable). After the regulator starts switching, it continues to do so until the input voltage falls below 4.0 V (UVLO stop or disable). Equation 2 and Equation 3 can be used to calculate the values for the upper and lower resistor values. For the voltages specified, the standard resistor value used for $R_{ENT}$ is 86.6 k $\Omega$ and for $R_{ENB}$ is 30.9 k $\Omega$ . #### 8.2.2.9 Bootstrap Capacitor Selection A 0.1- $\mu$ F ceramic capacitor must be connected between the BOOT to SW pin for proper operation. A 1 $\Omega$ to 5.6 $\Omega$ resistor can be added in series with the BOOT capacitor to slow down the turn on of the high-side MOSFET. This can reduce voltage spikes on the SW node with the trade off of more power loss and lower efficiency. #### 8.2.2.10 PGOOD Pullup Resistor A $100-k\Omega$ resistor is used to pull up the power good signal when FB conditions are met. The pullup voltage source must be less than the 6.5 V absolute maximum of the PGOOD pin. #### 8.2.2.11 Compensation There are several methods used to compensate DC/DC regulators. The method presented here is easy to calculate and ignores the effects of the slope compensation internal to the device. Because the slope compensation is ignored, the actual cross-over frequency will usually be lower than the cross-over frequency used in the calculations. This method assumes the cross-over frequency is between the modulator pole and the ESR zero and the ESR zero is at least 10 times greater the modulator pole. This is the case when using low ESR output capacitors. Use the WEBENCH® software for more accurate loop compensation. These tools include a more comprehensive model of the control loop. To get started, the modulator pole, fpmod, and the ESR zero, fzmod must be calculated using Equation 27 and Equation 28. For $C_{OUT}$ , use a derated value of 192 $\mu$ F and an ESR of 0.7 m $\Omega$ . Use equations Equation 29 and Equation 30, to estimate a starting point for the crossover frequency, fco, to design the compensation. For the example design, fpmod is 7.2 kHz and fzmod is 1940 kHz. Equation 29 is the geometric mean of the modulator pole and the ESR zero. Equation 30 is the mean of modulator pole and one half the switching frequency. Equation 29 yields 118 kHz and Equation 30 yields 42.4 kHz. Use the lower value of Equation 29 or Equation 30 for an initial crossover frequency. Next, the compensation components are calculated. A resistor in series with a capacitor is used to create a compensating zero. A capacitor in parallel to these two components forms the compensating pole. $$fp \bmod = \frac{Ioutmax}{2 \times \pi \times Vout \times Cout}$$ (27) $$fz \mod = \frac{1}{2 \times \pi \times Resr \times Cout}$$ (28) $$f_{co} = \sqrt{f_p \bmod \times f_z \bmod}$$ (29) $$f_{co} = \sqrt{f_p \text{mod} \times \frac{f_{sw}}{2}}$$ (30) To determine the compensation resistor ( $R_{COMP} = R5$ ) use Equation 31. $R_{COMP}$ is calculated to be 5.26 k $\Omega$ and the closest standard value 5.23 k $\Omega$ . Use Equation 32 to set the compensation zero to the modulator pole frequency. Equation 32 yields 2120 pF for compensating capacitor ( $C_{COMP} = C14$ ); round this up to the next standard value of 2200 pF. $$R_{COMP} = \left(\frac{2 \times \pi \times f_{CO} \times C_{OUT}}{gm_{PS}}\right) \times \left(\frac{V_{OUT}}{V_{REF} \times gm_{EA}}\right)$$ where - Power stage transconductance, gm<sub>PS</sub> = 17 A/V - V<sub>OUT</sub> = 1.8 V - V<sub>REF</sub> = 0.6 V - Error amplifier transconductance, $gm_{EA} = 1100 \mu A/V$ (31) $$C_{COMP} = \frac{1}{2 \times \pi \times R_{COMP} \times f_{PMOD}}$$ (32) Submit Documentation Feedback A compensation pole is implemented using an additional capacitor ( $C_{HF} = C13$ ) in parallel with the series combination of $R_{COMP}$ and $C_{COMP}$ . This capacitor is recommended to help filter any noise that may couple to the COMP voltage signal. Use the larger value of Equation 33 and Equation 34 to calculate the $C_{HF}$ and to set the compensation pole. $C_{HF}$ is calculated to be the largest of 16 pF and 112 pF. Round this down to the next standard value of 100 pF. $$C_{HF} = \frac{C_{OUT} \times R_{ESR}}{R_{COMP}}$$ (33) $$C_{HF} = \frac{1}{\pi \times R_{COMP} \times f_{SW}}$$ (34) Type III compensation can be used by adding the feed forward capacitor ( $C_{FF} = C15$ ) in parallel with the upper feedback resistor. Type III compensation adds phase boost above what is possible from type II compensation because it places an additional zero/pole pair. The zero/pole pair is not independent. As a result once the zero location is chosen, the pole is fixed as well. The zero is placed at 1/2 the $f_{SW}$ by calculating the value of $C_{FF}$ with Equation 35. The calculated value is 53 pF — round this down to the closest standard value of 47 pF. It is possible to use larger feedforward capacitors to further improve the transient response but take care to ensure there is a minimum of -10 dB gain margin at 1/2 the $f_{SW}$ in all operating conditions. The feedforward capacitor injects noise on the output into the FB pin and this added noise can result in more jitter at the switching node. To little gain margin can cause a repeated wide and narrow pulse behavior. $$C_{FF} = \frac{1}{\pi \times R_{FBT} \times f_{SW}}$$ (35) The initial compensation based on these calculations is $R_{COMP} = 5.23 \text{ k}\Omega$ , $C_{COMP} = 2200 \text{ pF}$ , $C_{HF} = 100 \text{ pF}$ and $C_{FF} = 47 \text{ pF}$ . These values yield a stable design but after testing the real circuit these values were changed to target a higher crossover frequency to improve transient response performance. The crossover frequency is increased by increasing the value of R5 and decreasing the value of the compensation capacitors. The final values used in this example are $R_{COMP} = 10.0 \text{ k}\Omega$ , $C_{COMP} = 2700 \text{ pF}$ , $C_{HF} = 22 \text{ pF}$ and $C_{FF} = 100 \text{ pF}$ . ## TEXAS INSTRUMENTS #### 8.2.3 Application Curves Submit Documentation Feedback Copyright © 2019–2020, Texas Instruments Incorporated Copyright © 2019–2020, Texas Instruments Incorporated Submit Documentation Feedback ## 9 Power Supply Recommendations The TPS54A24 is designed to be powered by a well-regulated DC voltage between 4.5 and 17 V. The TPS54A24 is a buck converter so the input supply voltage must be greater than the desired output voltage to regulate the output voltage to the desired value. If the input supply voltage is not high enough the output voltage begins to drop. Input supply current must be appropriate for the desired output current. #### 10 Layout #### 10.1 Layout Guidelines - VIN and PGND traces must be as wide as possible to reduce trace impedance and improve heat dissipation. - At least 1 μF of input capacitance is required on both VIN pins of the IC and must be placed as close as possible to the IC. The input capacitors must connect directly to the adjacent PGND pins. - Connect the PGND pins on both sides of the IC to the thermal pad with a trace as wide as possible to reduce trace impedance and improve heat dissipation. - The PGND trace between the output capacitor and the PGND pin must be as wide as possible to minimize its trace impedance. - Provide sufficient vias for the input capacitor and output capacitor. - Keep the SW trace as physically short and wide as practical to minimize radiated emissions. - Minimize the length of the trace connected to the BOOT pin and the BOOT capacitor to minimize radiated emissions. - Connect a separate VOUT path to the upper feedback resistor. - Place voltage feedback loop away from the high-voltage switching trace. It is preferable to use ground copper near it as a shield. - The trace connected to the FB node must be as small as possible to avoid noise coupling. - Place components connected to the RT/CLK, FB, COMP and SS/TRK pins as close to the IC as possible and minimize traces connected to these pins to avoid noise coupling. - AGND must be connected to PGND on the PCB. Connect AGND to PGND in a region away from switching currents. #### 10.2 Layout Example Figure 56 through Figure 59 shows an example PCB layout and the following list provides a description of each layer. - The top layer has all components and the main traces for VIN, SW, VOUT and PGND. Both VIN pins are bypassed with two input capacitors placed as close as possible to the IC and are connected directly to the adjacent PGND pins. Multiple vias are placed near the input and output capacitors. The Net Tie (NT) connects AGND to PGND near CIN4. - Midlayer 1 has a solid PGND plane to aid with thermal performance. The other trace on this layer to connect the PGOOD pin to the pullup resistor. - Midlayer 2 has a wide trace connecting both VIN pins of the IC. It is also used to route the BOOT-SW capacitor (CBT) to the SW node. It also has a parallel trace for VOUT to minimize trace resistance. The rest of this layer is covered with PGND. - The bottom layer has the trace connecting the FB resistor divider to VOUT at the point of regulation. PGND is filled into the rest of this layer to aid with thermal performance. ## **Layout Example (continued)** Figure 56. TPS54A24 Layout Top Figure 57. TPS54A24 Layout Midlayer 1 Figure 58. TPS54A24 Layout Midlayer 2 Figure 59. TPS54A24 Layout Bottom ## 11 Device and Documentation Support #### 11.1 Device Support #### 11.1.1 Development Support #### 11.1.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS54A24 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OLIT</sub>), and output current (I<sub>OLIT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 Community Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks E2E is a trademark of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TPS54A24RTWR | ACTIVE | WQFN | RTW | 24 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | S54A24 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## PACKAGE MATERIALS INFORMATION www.ti.com 6-Mar-2020 ## TAPE AND REEL INFORMATION | | | Dimension designed to accommodate the component width | |---|----|-----------------------------------------------------------| | E | 30 | Dimension designed to accommodate the component length | | K | (0 | Dimension designed to accommodate the component thickness | | | N | Overall width of the carrier tape | | F | 21 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS54A24RTWR | WQFN | RTW | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Mar-2020 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Drawing Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------------------|------|-------------|------------|-------------|--| | | TPS54A24RTWR | WQFN | RTW | 24 | 3000 | 367.0 | 367.0 | 35.0 | | 4 x 4, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK-NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### **IMPORTANT NOTICE AND DISCLAIMER** TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated