# 700KHz/1.3MHz Boost Converter with a 2A Switch #### **DESCRIPTION** The MP1542 is a current mode step up converter with a 2A, $0.18\Omega$ internal switch to provide a highly efficient regulator with fast response. The MP1542 can be operated at 700kHz or 1.3MHz allowing for easy filtering and low noise. An external compensation pin gives the user flexibility in setting loop dynamics, which allows the use of small, low-ESR ceramic output capacitors. Soft-start results in small inrush current and can be programmed with an external capacitor. The MP1542 operates from an input voltage as low as 2.5V and can generate 12V at up to 500mA from a 5V supply. The MP1542 includes under-voltage lockout, current limiting and thermal overload protection preventing damage in the event of an output overload. The MP1542 is available in low profile 8-pin MSOP packages. #### **FEATURES** - 2A, 0.18Ω, 25V Power MOSFET - Uses Tiny Capacitors and Inductors - Pin Selectable 700kHz or 1.3MHz Fixed Switching Frequency - Programmable Soft-Start - Operates with Input Voltage as Low as 2.5V and Output Voltage as High as 22V - 12V at 500mA from 5V Input - UVLO, Thermal Shutdown - Internal Current Limit - Available in 8-Pin MSOP Packages #### **APPLICATIONS** - LCD Displays - Portable Applications - Handheld Computers and PDAs - Digital Still and Video Cameras For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION #### ORDERING INFORMATION | Part Number* | Package | Top Marking | Free Air Temperature (T <sub>A</sub> ) | | |--------------|---------|-------------|----------------------------------------|--| | MP1542DK | MSOP8 | 1542D | -40°C to +85°C | | \* For Tape & Reel, add suffix –Z (eg. MP1542DK–Z). For Lead Free, add suffix –LF (eg. MP1542DK–LF–Z) #### **PACKAGE REFERENCE** # **ABSOLUTE MAXIMUM RATINGS** (1) | SW0.5V (-1V for | < 50ns) to +25V | |------------------------------|------------------------------| | IN | 0.5V to +25V | | All Other Pins | 0.3V to +6.5V | | Continuous Power Dissipation | $(T_A = +25^{\circ}C)^{(2)}$ | | | 0.83W | | Junction Temperature | 150°C | | Lead Temperature | 260°C | | Storage Temperature | -65°C to +150°C | # Recommended Operating Conditions (3) #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature. T<sub>J</sub>(MAX) the junction-to-ambient thermal resistance. θ<sub>JA</sub> and the ambient temperature, T<sub>A</sub> the maximum allowable power dissipation at any ambient temperature is calculated using: P<sub>D</sub>(MAX)=(T<sub>J</sub>(MAX)-T<sub>A</sub>)/ θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{IN} = V_{EN} = 5V$ , $T_A = +25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------|-----------------|-------------------------------------|-------|------|-------|-------| | Operating Input Voltage | V <sub>IN</sub> | | 2.5 | | 22 | V | | Undervoltage Lockout | | V <sub>IN</sub> Rising | 2.15 | | 2.45 | V | | Undervoltage Lockout<br>Hysteresis | | | | 100 | | mV | | Supply Current (Shutdown) | | $V_{EN} = 0V$ | | 0.1 | 1 | μA | | Supply Current (Quiescent) | | V <sub>FB</sub> = 1.35V | | 700 | 900 | μA | | Switching Frequency | f <sub>SW</sub> | V <sub>FSEL</sub> = V <sub>IN</sub> | 1.1 | 1.3 | 1.5 | MHz | | | 011 | V <sub>FSEL</sub> = GND | 560 | 700 | 840 | kHz | | FSEL High Threshold | | V <sub>FSEL</sub> Rising | | | 2V | V | | FSEL Low Threshold | | | 0.5 | | | V | | Maximum Duty Cycle | | $V_{FB} = 0V, V_{FSEL} = V_{IN}$ | 85 | 90 | | % | | Waximum Buty Cycle | | $V_{FB} = 0V, V_{FSEL} = GND$ | 92 | 95 | | | | EN High Threshold | | V <sub>EN</sub> Rising | | | 1.5 | V | | EN Low Threshold | | | 0.5 | | | V | | EN Input Bias Current | | V <sub>EN</sub> = 0V, 5V | | | 1 | μΑ | | Soft-Start Current | | | | 6 | | μΑ | | FB Voltage | | | 1.225 | 1.25 | 1.275 | V | | FB Input Bias Current | | | -200 | -100 | | nA | | Error Amp Voltage Gain | $A_{VEA}$ | | | 1000 | | V/V | | Error Amp<br>Transconductance | G <sub>EA</sub> | | | 350 | | μΑ/V | | Error Amp Output Current | | | | 35 | | μΑ | | SW On-Resistance (5) | R <sub>ON</sub> | | | 0.18 | | Ω | | SW Current Limit (5) | | Duty Cycle = 0% | | 2.6 | | Α | | SW Current Limit (5) | | Duty Cycle = 50% | | 2 | | Α | | SW Leakage | | V <sub>SW</sub> = 20V | | | 1 | μΑ | | Thermal Shutdown (5) | | | | 160 | | °C | #### Note: 5) Guaranteed by design. #### TYPICAL PERFORMANCE CHARACTERISTICS Circuit on front page, $V_{IN} = 3.3V$ , $V_{OUT} = 8V$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Circuit on front page, $V_{IN} = 3.3V$ , $V_{OUT} = 8V$ , unless otherwise noted. # Switching Waveform IOUT = 400mA, f<sub>SW</sub> = 1.3MHz, L = 4.7µH V<sub>SW</sub> 5V/div. 400ns/div. **Load Transient Response** # **PIN FUNCTIONS** | Pin# | Name | Description | |------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | COMP | Compensation Pin. Connect a capacitor and resistor in series to ground for loop stability. | | 2 | FB | Feedback Input. Reference voltage is 1.25V. Connect a resistor divider to this pin. | | 3 | EN | Regulator On/Off Control Input. A high input at EN turns on the converter, and a low input turns it off. When not used, connect EN to the input source (through a $100k\Omega$ pull-up resistor if $V_{IN} > 6V$ ) for automatic startup. EN cannot be left floating. | | 4 | GND | Ground. | | 5 | sw | Power Switch Output. SW is the drain of the internal MOSFET switch. Connect the power inductor and output rectifier to SW. SW can swing between GND and 25V. | | 6 | IN | Input Supply Pin. IN must be locally bypassed. | | 7 | FSEL | Frequency Select Pin. Tie to IN (through a $100k\Omega$ resistor if $V_{IN} > 6V$ ) for 1.3MHz operation or to GND for 700kHz operation. | | 8 | SS | Soft-Start Control Pin. Connect a soft-start capacitor to this pin. The soft-start capacitor is charged with a constant current of 6µA. | # **OPERATION** The MP1542 uses a constant frequency, peak current mode boost regulation architecture to regulate the feedback voltage. The operation of the MP1542 can be understood by referring to the block diagram of Figure 1. Figure 1—Function Block Diagram At the beginning of each cycle, the N-Channel MOSFET switch is turned on, forcing the inductor current to rise. The current at the source of the switch is internally measured and converted to a voltage by the current sense amplifier. That voltage is compared to the error voltage at COMP. The voltage at the output of the error amplifier is an amplified version of the difference between the 1.25V reference voltage and the feedback voltage. When these two voltages are equal, the PWM comparator turns off the switch forcing the inductor current to the output capacitor through the external rectifier. This causes the inductor current to decrease. The peak inductor current is controlled by the voltage at COMP, which in turn is controlled by the output voltage. Thus the output voltage controls the inductor current to satisfy the load. The use of current mode regulation improves transient response and control loop stability. #### APPLICATION INFORMATION Components referenced below apply to Typical Application Circuit on page 1. #### **Selecting the Soft-Start Capacitor** The MP1542 includes a soft-start timer that limits the voltage at COMP during startup to prevent excessive current at the input. This prevents premature termination of the source voltage at startup due to input current overshoot. When power is applied to the MP1542, and enable is asserted, a 6µA internal current source charges the external capacitor at SS. As the SS capacitor is charged, the voltage at SS rises. The MP1542 internally clamps the voltage at COMP to 700mV above the voltage at SS. The soft-start ends when the voltage at SS reaches 0.45V. This limits the inductor current at start-up, forcing the input current to rise slowly to the current required to regulate the output voltage. The soft-start period is determined by the equation: $$t_{SS} = 75 \times C_{SS}$$ Where $C_{SS}$ (in nF) is the soft-start capacitor from SS to GND, and $t_{SS}$ (in $\mu s$ ) is the soft-start period. Determine the capacitor required for a given soft-start period by the equation: $$C_{SS} = 0.0133 \times t_{SS}$$ #### **Setting the Output Voltage** Set the output voltage by selecting the resistive voltage divider ratio. Use $10k\Omega$ for the low-side resistor R2 of the voltage divider. Determine the high-side resistor R1 by the equation: $$R1 = \frac{R2(V_{OUT} - V_{FB})}{V_{FB}}$$ where V<sub>OUT</sub> is the output voltage. For R2 = $10k\Omega$ and $V_{FB}$ = 1.25V, then R1 (k $\Omega$ ) = 8k $\Omega$ (V<sub>OUT</sub> – 1.25V). #### **Selecting the Input Capacitor** An input capacitor is required to supply the AC ripple current to the inductor, while limiting noise at the input source. A low ESR capacitor is required to keep the noise at the IC to a minimum. Ceramic capacitors are preferred, but tantalum or low-ESR electrolytic capacitors may also suffice. Use an input capacitor value greater than $4.7\mu F$ . The capacitor can be electrolytic, tantalum or ceramic. However since it absorbs the input switching current it requires an adequate ripple current rating. Use a capacitor with RMS current rating greater than the inductor ripple current (see Selecting The Inductor to determine the inductor ripple current). To insure stable operation place the input capacitor as close to the IC as possible. Alternately a smaller high quality ceramic 0.1µF capacitor may be placed closer to the IC with the larger capacitor placed further away. If using this technique, it is recommended that the larger capacitor be a tantalum or electrolytic type. All ceramic capacitors should be placed close to the MP1542. #### **Selecting the Output Capacitor** The output capacitor is required to maintain the DC output voltage. Low ESR capacitors are preferred to keep the output voltage ripple to a minimum. The characteristic of the output capacitor also affects the stability of the regulation control system. Ceramic, tantalum, or low ESR electrolytic capacitors recommended. In the case of ceramic capacitors, the impedance of the capacitor at the switching frequency is dominated by the capacitance, and so the output voltage ripple is mostly independent of the ESR. The output voltage ripple is estimated to be: $$V_{RIPPLE} \approx \frac{\left(1 - \frac{V_{IN}}{V_{OUT}}\right) \times I_{LOAD}}{C2 \times f_{SW}}$$ Where $V_{\text{RIPPLE}}$ is the output ripple voltage, $V_{\text{IN}}$ and $V_{\text{OUT}}$ are the DC input and output voltages respectively, $I_{\text{LOAD}}$ is the load current, $f_{\text{SW}}$ is the switching frequency, and C2 is the capacitance of the output capacitor. In the case of tantalum or low-ESR electrolytic capacitors, the ESR dominates the impedance at the switching frequency, and so the output ripple is calculated as: $$V_{\text{RIPPLE}} \approx \frac{(1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}) \times I_{\text{LOAD}}}{C2 \times f_{\text{SW}}} + \frac{I_{\text{LOAD}} \times R_{\text{ESR}} \times V_{\text{OUT}}}{V_{\text{IN}}}$$ Where $R_{\text{ESR}}$ is the equivalent series resistance of the output capacitors. Choose an output capacitor to satisfy the output ripple and load transient requirements of the design. A $4.7\mu\text{F}-22\mu\text{F}$ ceramic capacitor is suitable for most applications. #### Selecting the Inductor The inductor is required to force the higher output voltage while being driven by the input voltage. A larger value inductor results in less ripple current that results in lower peak inductor current, reducing stress on the internal N-Channel switch. However, the larger value inductor has a larger physical size, higher series resistance, and/or lower saturation current. A 4.7µH inductor is recommended for most 1.3MHz applications and a 10µH inductor is recommended for most 700kHz applications. However, a more exact inductance value can be calculated. A good rule of thumb is to allow peak-to-peak ripple current approximately 30-50% of the maximum input current. Make sure that the peak inductor current is below 75% of the current limit at the operating duty cycle to prevent loss of regulation due to the current limit. Also make sure that the inductor does not saturate under the worst-case load transient and startup conditions. Calculate the required inductance value by the equation: $$\begin{split} L &= \frac{V_{IN} \times (V_{OUT} - V_{IN})}{V_{OUT} \times f_{SW} \times \Delta I} \\ I_{IN(MAX)} &= \frac{V_{OUT} \times I_{LOAD(MAX)}}{V_{IN} \times \eta} \\ \Delta I &= \left(30\% - 50\%\right) I_{IN(MAX)} \end{split}$$ Where $I_{LOAD(MAX)}$ is the maximum load current, $\Delta I$ is the peak-to-peak inductor ripple current, and $\eta$ is efficiency. #### Selecting the Diode The output rectifier diode supplies current to the inductor when the internal MOSFET is off. To reduce losses due to diode forward voltage and recovery time, use a Schottky diode with the MP1542. The diode should be rated for a reverse voltage equal to or greater than the output voltage used. The average current rating must be greater than the maximum load current expected, and the peak current rating must be greater than the peak inductor current. #### Compensation The output of the transconductance error amplifier (COMP) is used to compensate the regulation control system. The system uses two poles and one zero to stabilize the control loop. The poles are $f_{P1}$ set by the output capacitor C2 and load resistance and $f_{P2}$ set by the compensation capacitor C3. The zero $f_{Z1}$ is set by the compensation capacitor C3 and the compensation resistor R3. These are determined by the equations: $$f_{P1} = \frac{1}{\pi \times C2 \times R_{LOAD}}$$ $$f_{P2} = \frac{G_{EA}}{2 \times \pi \times C3 \times A_{VEA}}$$ $$f_{Z1} = \frac{1}{2 \times \pi \times C3 \times R3}$$ Where $R_{LOAD}$ is the load resistance, $G_{EA}$ is the error amplifier transconductance, and $A_{VEA}$ is the error amplifier voltage gain. The DC loop gain is: $$A_{VDC} = \frac{1.5 \times A_{VEA} \times V_{IN} \times R_{LOAD} \times V_{FB}}{V_{OUT}^{2}}$$ Where $V_{FB}$ is the feedback regulation threshold. There is also a right-half-plane zero ( $f_{RHPZ}$ ) that exists in continuous conduction mode (inductor current does not drop to zero on each cycle) step-up converters. The frequency of the right half plane zero is: $$f_{RHPZ} = \frac{V_{IN}^2 \times R_{LOAD}}{2 \times \pi \times L \times V_{OLT}^2}$$ Table 1 lists generally recommended compensation components for different input voltage, output voltage and capacitance of most frequently used output ceramic capacitors. Ceramic capacitors have extremely low ESR, therefore the second compensation capacitor (from COMP to GND) is not required. **Table 1—Component Selection** | V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | C2<br>(μF) | R3<br>(kΩ) | C3<br>(nF) | |---------------------|----------------------|------------|------------|------------| | 3.3 | 8 | 4.7 | 10 | 2.2 | | 3.3 | 8 | 10 | 10 | 2.2 | | 3.3 | 8 | 22 | 10 | 2.2 | | 3.3 | 12 | 4.7 | 15 | 1 | | 3.3 | 12 | 10 | 15 | 1 | | 3.3 | 12 | 22 | 15 | 2.2 | | 3.3 | 18 | 4.7 | 20 | 1 | | 3.3 | 18 | 10 | 20 | 1 | | 3.3 | 18 | 22 | 30 | 2.2 | | 5 | 8 | 4.7 | 10 | 4.7 | | 5 | 8 | 10 | 10 | 4.7 | | 5 | 8 | 22 | 15 | 1 | | 5 | 12 | 4.7 | 15 | 2.2 | | 5 | 12 | 10 | 15 | 2.2 | | 5 | 12 | 22 | 20 | 1 | | 5 | 18 | 4.7 | 20 | 1 | | 5 | 18 | 10 | 20 | 1 | | 5 | 18 | 22 | 30 | 1 | | 12 | 15 | 4.7 | 10 | 2.2 | | 12 | 15 | 10 | 10 | 2.2 | | 12 | 15 | 22 | 15 | 1 | | 12 | 18 | 4.7 | 5.1 | 2.2 | | 12 | 18 | 10 | 5.1 | 2.2 | | 12 | 18 | 22 | 15 | 1 | For faster control loop and better transient response, set the capacitor C3 to recommended value in Table 1. Then slowly increase the resistor R3 and check the load step response on a bench to make sure the ringing and overshoot on the output voltage at the edge of the load steps is minimal. Finally, the compensation needs to be checked by calculating the DC loop gain and the crossover frequency. The crossover frequency where the loop gain drops to 0dB or a gain of 1 can be obtained visually by placing a -20dB/decade slope at each pole, and a +20dB/decade slope at each zero. The crossover frequency should be at least one decade below the frequency of the right-half-plane zero at maximum output load current to obtain high enough phase margin for stability. #### **AMLCD** Application Figure 3 shows a power supply for active matrix (TFT-LCD) flat-panel displays. The positive and negative charge pump outputs are configured with discrete components. Adjust the output capacitance and compensation component values as necessary to meet transient performance. #### **Layout Consideration** High frequency switching regulators require very careful layout for stable operation and low noise. All components must be placed as close to the IC as possible. Keep the path between the SW pin, output diode, output capacitor and GND pin extremely short for minimal noise and ringing. The input capacitor must be placed close to the IN pin for best decoupling. All feedback components must be kept close to the FB pin to prevent noise injection on the FB pin trace. The ground return of the input and output capacitors should be tied close to the GND pin. See the MP1542 demo board layout for reference. #### TYPICAL APPLICATION Figure 2—Typical Application Circuit Figure 3—Multiple-Output, Low-Profile (1.2mm max) TFT LCD Power Supply #### **PACKAGE INFORMATION** # NOTE: - 1) CONTROL DIMENSION IS IN INCHES. DIMENSION IN BRACKET IS IN MILLIMETERS. - 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR. - 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. - 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.004" INCHES MAX. - 5) PIN 1 IDENTIFICATION HAS HALF OR FULL CIRCLE OPTION. - 6) DRAWING MEETS JEDEC MO-187, VARIATION AA. - 7) DRAWING IS NOT TO SCALE. #### **RECOMMENDED LAND PATTERN** **NOTICE:** The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.