## STN2NE10L N-channel 100V - 0.33Ω -2A - SOT-223 STripFET™ Power MOSFET ### **General features** | Туре | V <sub>DSS</sub><br>(@Tjmax) | R <sub>DS(on)</sub> | I <sub>D</sub> | |-----------|------------------------------|---------------------|----------------| | STN2NE10L | 100V | <0.4Ω | 1.8A | - Exceptional dv/dt capability - Avalanche rugged technology - 100% avalanche tested - Low threshold drive ### **Description** This Power MOSFET is the latest development of STMicroelectronics unique "Single Feature Size<sup>TM</sup>" strip-based process. The resulting transistor shows extremely high packing density for low on-resistance, rugged avalanche characteristics and less critical alignment steps therefore a remarkable manufacturing reproducibility. # **Applications** Switching application ### Internal schematic diagram ### Order codes | Part number | Part number Marking | | Packaging | |-------------|---------------------|---------|-------------| | STN2NE10L | N2NE10L | SOT-223 | Tape & reel | Contents STN2NE10L ## **Contents** | 1 | Electrical ratings | |-------|-----------------------------------------| | 2 | Electrical characteristics | | | 2.1 Electrical characteristics (curves) | | 3 | Test circuit | | 4 | Package mechanical data | | 5 | Revision history | | Obsol | Revision history | STN2NE10L **Electrical ratings** #### **Electrical ratings** 1 Table 1. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |--------------------------------|-----------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-source voltage (V <sub>GS</sub> = 0) | 100 | V | | V <sub>GS</sub> | Gate-source voltage | ± 20 | V | | I <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> = 25°C | 1.8 | Α | | I <sub>D</sub> | Drain current (continuous) at T <sub>C</sub> =100°C | 1.3 | Α | | I <sub>DM</sub> <sup>(1)</sup> | Drain current (pulsed) | 7.2 | Α | | P <sub>TOT</sub> | Total dissipation at T <sub>C</sub> = 25°C | 2.5 | W | | | Derating factor | 0.02 | W/°C | | dv/dt (2) | Peak diode recovery voltage slope | 6 | V/ns | | TJ | Operating junction temperature | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 to 150 | | <sup>1.</sup> Pulse width limited by safe operating area Table 2. Thermal data | | $T_{stg}$ | Storage temperature | -65 to 150 | C | | | | |---------------------------------------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------|------------|------|--|--|--| | 1. | Pulse width limited by safe operating area | | | | | | | | 2. $I_{SD} \le 7.2 \text{ A, di/dt } \text{200A/}\mu\text{s, V}_{DD} \text{3/}_{(BR)DSS}, T_{J} \le T_{JMAX}$ | | | | | | | | | | | | | | | | | | Та | ble 2. | Thermal data | 6 | | | | | | | Rthj-pcb | Thermal resistance junction-PC Board max | 50 | °C/W | | | | | | Rthj-amb | Thermal resistance junction-ambient max | 60 | °C/W | | | | | | T <sub>I</sub> | Maximum lead temperature for soldering purpose | 260 | °C | | | | **Avalanche characteristics** Table 3. | | Symbol | Parameter | Value | Unit | |--------|-----------------|---------------------------------------------------------------------------------|-------|------| | | I <sub>AR</sub> | Avalanche current, repetitive or not-repetitive (pulse width limited by Tj Max) | 1.8 | Α | | | E <sub>AS</sub> | Single pulse avalanche energy (starting Tj=25°C, Id=lar, Vdd=25V) | 20 | mJ | | Obsole | | | | | <sup>2.</sup> $I_{SD} \le 7.2 \text{ A}$ , di/dt \$200A/µs, $V_{DD} \$ J_{(BR)DSS}$ , $T_J \le T_{JMAX}$ **Electrical characteristics** STN2NE10L #### **Electrical characteristics** 2 (T<sub>CASE</sub>=25°C unless otherwise specified) On/off states Table 4. | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|-------------------------------------------------------|---------------------------------------------------------|------|--------------|-------------|--------------------------| | V <sub>(BR)DSS</sub> | Drain-source breakdown voltage | $I_D = 250 \mu A, V_{GS} = 0$ | 100 | | | V | | I <sub>DSS</sub> | Zero gate voltage drain current (V <sub>GS</sub> = 0) | $V_{DS}$ = Max rating,<br>$V_{DS}$ = Max rating @ 125°C | | | 1<br>10 | μ <b>Α</b><br>μ <b>Α</b> | | I <sub>GSS</sub> | Gate body leakage current (V <sub>DS</sub> = 0) | V <sub>GS</sub> = ±20V | | | ± 100 | nA | | V <sub>GS(th)</sub> | Gate threshold voltage | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$ | 1 | 1.7 | 3 | V | | R <sub>DS(on)</sub> | Static drain-source on resistance | $V_{GS} = 10V, I_D = 1A$<br>$V_{GS} = 5V, I_D = 1A$ | | 0.33<br>0.38 | 0.4<br>0.45 | Ω<br>Ω | Table 5. **Dynamic** | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------------------------------------------|-------------------------------------------------------------------|----------------------------------------------------------------|------|-----------------|------|----------------| | 9 <sub>fs</sub> <sup>(1)</sup> | Forward transconductance | $V_{DS}>I_{D(on)} \times R_{DS(on)max},$ $I_{D}=1A$ | 1 | 3 | | S | | C <sub>iss</sub><br>C <sub>oss</sub><br>C <sub>rss</sub> | Input capacitance Output capacitance Reverse transfer capacitance | V <sub>DS</sub> =25V, f=1 MHz, V <sub>GS</sub> =0 | | 345<br>45<br>20 | | pF<br>pF<br>pF | | Q <sub>g</sub><br>Q <sub>gs</sub><br>Q <sub>gd</sub> | Total gate charge Gate-source charge Gate-drain charge | $V_{DD}$ =80V, $I_{D}$ = 7A<br>$V_{GS}$ =5V<br>(see Figure 13) | | 10<br>5<br>4 | 14 | nC<br>nC<br>nC | <sup>1.</sup> Pulsed: pulse duration=300µs, duty cycle 1.5% Table 6. **Switching times** | | Table 6. | Switching times | | | | | | |-------|----------------------------------------------------|-------------------------------------------------|------------------------------------------------------------------------------------------|------|--------------|------|----------------| | | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | | Opsor | t <sub>d(on)</sub> | Turn-on delay time rise time | $V_{DD}$ =50 V, $I_{D}$ =3.5A, $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =5V (see Figure 14) | | 7<br>17 | | ns<br>ns | | | t <sub>d(off)</sub> | Turn-off-delay time fall time | $V_{DD}$ =50 V, $I_{D}$ =3.5A, $R_{G}$ =4.7 $\Omega$ V <sub>GS</sub> =5V (see Figure 14) | | 22<br>8 | | ns<br>ns | | | t <sub>r(Voff)</sub> t <sub>f</sub> t <sub>c</sub> | Off-voltage Rise Time Fall Time Cross-over Time | $V_{DD}$ =80 V, $I_{D}$ =7A, $R_{G}$ =4.7 $\Omega$ , $V_{GS}$ =5V (see Figure 14) | | 8<br>9<br>19 | | ns<br>ns<br>ns | Table 7. Source drain diode | Symbol | Parameter | Test conditions | Min. | Тур. | Max | Unit | |--------------------------------------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------|------|----------------|-----|---------------| | I <sub>SD</sub> | Source-drain current | | | | 2 | Α | | I <sub>SDM</sub> <sup>(1)</sup> | Source-drain current (pulsed) | | | | 8 | Α | | V <sub>SD</sub> <sup>(2)</sup> | Forward on voltage | I <sub>SD</sub> =2A, V <sub>GS</sub> =0 | | | 1.5 | ٧ | | t <sub>rr</sub><br>Q <sub>rr</sub><br>I <sub>RRM</sub> | Reverse recovery time Reverse recovery charge Reverse recovery current | I <sub>SD</sub> =7 A,<br>di/dt = 100A/μs,<br>V <sub>DD</sub> =30 V, Tj=150°C | | 75<br>190<br>5 | | ns<br>nC<br>A | - 1. Pulse width limited by safe operating area. - 2. Pulsed: pulse duration=300µs, duty cycle 1.5% Obsolete Product(s). Obsolete Product(s) Electrical characteristics STN2NE10L ## 2.1 Electrical characteristics (curves) Figure 1. Safe operating area Figure 2. Thermal impedance Figure 3. Output characteristics Figure 4. Transfer characteristics Figure 5. Transconductance Figure 6. Static drain-source on resistance Figure 7. Gate charge vs. gate-source voltage Figure 8. Capacitance variations Figure 9. Normalized gate threshold voltage Figure 10. Normalized on resistance vs. vs. temperature temperature Figure 11. Source-drain diode forward characteristics Test circuit STN2NE10L ## 3 Test circuit Figure 12. Switching times test circuit for resistive load Figure 13. Gate charge test circuit Figure 14. Test circuit for inductive load switching and diode recovery times Figure 15. Unclamped Inductive load test circuit Figure 16. Unclamped inductive waveform Figure 17. Switching time waveform ## 4 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC Standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com Obsolete Product(s). Obsolete Product(s) **577** ### **SOT-223 MECHANICAL DATA** | DIM. | | mm | | | | | |------|------|------|------|-------|-------|-------| | | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. | | а | 2.27 | 2.3 | 2.33 | 89.4 | 90.6 | 91.7 | | b | 4.57 | 4.6 | 4.63 | 179.9 | 181.1 | 182.3 | | С | 0.2 | 0.4 | 0.6 | 7.9 | 15.7 | 23.6 | | d | 0.63 | 0.65 | 0.67 | 24.8 | 25.6 | 26.4 | | e1 | 1.5 | 1.6 | 1.7 | 59.1 | 63 | 66.9 | | e4 | | | 0.32 | | | 12.6 | | f | 2.9 | 3 | 3.1 | 114.2 | 118.1 | 122.1 | | g | 0.67 | 0.7 | 0.73 | 26.4 | 27.6 | 28.7 | | l1 | 6.7 | 7 | 7.3 | 263.8 | 275.6 | 287.4 | | 12 | 3.5 | 3.5 | 3.7 | 137.8 | 137.8 | 145.7 | | L | 6.3 | 6.5 | 6.7 | 248 | 255.9 | 263.8 | Obsole STN2NE10L Revision history # 5 Revision history Table 8. Revision history | Date | Revision | Changes | |---------------|----------|----------------------------------| | 19-Oct-2005 | 2 | Preliminary datasheet | | 05-March-2006 | 3 | Modified value on <i>Table 4</i> | | 19-Sep-2006 | 4 | New template, no content change | | 01-Feb-2007 | 5 | Typo mistake on <i>Table 1</i> . | Obsolete Product(s) - Obsolete Product(s) #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2007 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 577